# **Second Generation Intel<sup>®</sup> Xeon<sup>®</sup> Scalable Processors** **Specification Update** September 2020 **Notice:** The Second Generation Intel® Xeon® Scalable Processors may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Reference Number: 338848-013US Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Learn more at Intel.com, or from the OEM or retailer. No computer system can be absolutely secure. Intel does not assume any liability for lost or stolen data or systems or any damages resulting from such losses. You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein. No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document. The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Intel disclaims all express and implied warranties, including without limitation, the implied warranties of merchantability, fitness for a particular purpose, and non-infringement, as well as any warranty arising from course of performance, course of dealing, or usage in trade. Copies of documents which have an order number and are referenced in this document may be obtained by calling 1-800-548-4725 or by visiting www.intel.com/design/literature.htm. Intel, Intel Core, Intel Core i7, Pentium, Pentium Pro, and the Intel logo are trademarks of Intel Corporation in the U.S. and/or other countries. $Intel, the \ Intel\ logo, the \ Intel\ Inside\ logo\ and\ Intel\ Core\ are\ trademarks\ of\ Intel\ Corporation\ or\ its\ subsidiaries$ \*Other names and brands may be claimed as the property of others. Copyright $\ensuremath{\text{@}}$ 2020, Intel Corporation. All Rights Reserved. ## **Contents** | Revision History | | |------------------------------|----| | Preface | | | Summary Tables of Changes | | | Identification Information | 10 | | Errata | 22 | | Specification Changes | 33 | | Specification Clarifications | 34 | | Documentation Changes | 31 | # **Revision History** | Date | Revision | Description | |----------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | April 2019 | 001 | Initial Release (Intel Public). | | April 2019 | 002 | Added errata CLX18 and CLX19. Made clarifications to Turbo Frequency Tables. | | May 2019 | 003 | Added errata CLX20, CLX21, CLX22, CLX23, CLX24, CLX25 and CLX26 | | September 2019 | 004 | Added errata CLX27, CLX28, CLX29, CLX30, CLX31 and CLX32. Updated Turbo Frequency Tables | | November 2019 | 005 | Added errata CLX33, CLX34, CLX35 and CLX36. | | December 2019 | 006 | Remove CLX15. Updated CLX11. Add a new erratum and numbered it as CLX15. | | March 2020 | 007 | Added new errata CLX37, CLX38, CLX39 and CLX40. | | April 2020 | 008 | Added new errata CLX41. Added new section "Refresh Processors - Non Intel® Advanced Vector Extensions (non Intel® AVX), Intel® Advanced Vector Extensions (Intel® AVX), and Intel® Advanced Vector Extensions 512 (Intel® AVX-512) Turbo Frequencies" on page 18 Added New Turbo Frequencies to Refresh Processors Figure 13, "Second Generation Intel® Xeon® Scalable Processors Non Intel® AVX Turbo Frequencies" on page 18 Added New Turbo Frequencies to Refresh Processors Figure 14, "Second Generation Intel® Xeon® Scalable Processors Intel® AVX 2.0 Turbo Frequencies" on page 19 Added New Turbo Frequencies to Refresh Processors Figure 15, "Second Generation Intel® Xeon® Scalable Processors Intel® AVX 512 Turbo Frequencies" on page 20 | | May 2020 | 009 | Added new errata CLX42. Made litle fixes about title "Base" in column on figures 14 and 15. | | June 2020 | 010 | Added new errata CLX43 and CLX44. Out of cycle | | July 2020 | 011 | Added new errata CLX45 | | September 2020 | 012/013 | Added new errata CLX46 | ## **Preface** This document is an update to the specifications contained in the next table: Affected Documents. This document is a compilation of device and documentation errata, specification clarifications and changes. It is intended for hardware system manufacturers and software developers of applications, operating systems, or tools. Information types defined in Nomenclature are consolidated into the specification update and are no longer published in other documents. This document may also contain information that was not previously published. #### **Affected Documents** | Document Title | Document Number/<br>Location | |-------------------------------------------------------------------------------------------------------------|------------------------------| | Second Generation Intel <sup>®</sup> Xeon <sup>®</sup> Scalable Processors Datasheet: Volume 1 - Electrical | 338845 | | Second Generation Intel <sup>®</sup> Xeon <sup>®</sup> Scalable Processors Datasheet: Volume 2 - Registers | 338846 | #### **Related Documents** | Document Title | Document Number/<br>Location | |------------------------------------------------------------------------------------------|------------------------------| | Intel® 64 and IA-32 Architecture Software Developer Manual, Volume 1: Basic Architecture | 253665 <sup>1</sup> | | Volume 2A: Instruction Set Reference, A-M | 253666 <sup>1</sup> | | Volume 2B: Instruction Set Reference, N-Z | 253667 <sup>1</sup> | | 756BVolume 3A: System Programming Guide, Part 1 | 253668 <sup>1</sup> | | Volume 3B: System Programming Guide, Part 2 | 253669 <sup>1</sup> | | ACPI Specifications | www.acpi.info <sup>2</sup> | - Document is available publicly at http://developer.intel.com. Document available at www.acpi.info. #### **Nomenclature** **Errata** are design defects or errors. These may cause the Product Name's behavior to deviate from published specifications. Hardware and software designed to be used with any given stepping must assume that all errata documented for that stepping are present on all devices. **Specification Changes** are modifications to the current published specifications. These changes will be incorporated in any new release of the specification. **Specification Clarifications** describe a specification in greater detail or further highlight a specification's impact to a complex design situation. These clarifications will be incorporated in any new release of the specification. **Documentation Changes** include typos, errors, or omissions from the current published specifications. These will be incorporated in any new release of the specification. #### Note: Errata remain in the specification update throughout the product's lifecycle, or until a particular stepping is no longer commercially available. Under these circumstances, errata removed from the specification update are archived and available upon request. Specification changes, specification clarifications and documentation changes are removed from the specification update when the appropriate changes are made to the appropriate product specification or user documentation (datasheets, manuals, etc.). # **Summary Tables of Changes** The following tables indicate the errata, specification changes, specification clarifications, or documentation changes which apply to the Product Name product. Intel may fix some of the errata in a future stepping of the component, and account for the other outstanding issues through documentation or specification changes as noted. These tables uses the following notations: #### **Codes Used in Summary Tables** #### **Stepping** X: Errata exists in the stepping indicated. Specification Change or Clarification that applies to this stepping. (No mark) or (Blank box): This erratum is fixed in listed stepping or specification change does not apply to listed stepping. **Page** (Page): Page location of item in this document. **Status** Doc: Document change or update will be implemented. Plan Fix: This erratum may be fixed in a future stepping of the product. Fixed: This erratum has been previously fixed. No Fix: There are no plans to fix this erratum. Row Change bar to left of table row indicates this erratum is either new or modified from the previous version of the document. ## Errata (Sheet 1 of 2) | | | Stepping | S | | | |--------|-----|----------|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Number | B-1 | L-1 | R-1 | Status | Errata | | CLX1. | x | х | х | No Fix | Intel® CAT/CDP Might Not Restrict Cacheline Allocation Under Certain Conditions (Intel® Xeon® Processor Scalable Family) | | CLX2. | х | х | х | No Fix | Intel® Processor Trace (Intel® PT) PSB+ Packets May be Omitted on a C6 Transition | | CLX3. | Х | х | Х | No Fix | IDI_MISC Performance Monitoring Events May be Inaccurate | | CLX4. | x | х | х | No Fix | Intel® PT CYC Packets Can be Dropped When Immediately Preceding PSB | | CLX5. | х | х | х | No Fix | Intel® PT VM-entry Indication Depends on The Incorrect VMCS Control Field | | CLX6. | Х | х | х | No Fix | Intel <sup>®</sup> MBA Read After MSR Write May Return Incorrect Value | | CLX7. | × | х | х | No Fix | In eMCA2 Mode, When The Retirement Watchdog Timeout Occurs CATERR# May be Asserted | | CLX8. | × | х | х | No Fix | VCVTPS2PH To Memory May Update MXCSR in The Case of a Fault on The Store | | CLX9. | Х | х | х | No Fix | Intel® PT May Drop All Packets After an Internal Buffer Overflow | | CLX10. | Х | х | х | No Fix | Non-Zero Values May Appear in ZMM Upper Bits After SSE Instructions | | CLX11. | Х | х | х | No Fix | ZMM/YMM Registers May Contain Incorrect Values | | CLX12. | × | х | х | No Fix | When Virtualization Exceptions are Enabled, EPT Violations May Generate Erroneous Virtualization Exceptions | | CLX13. | х | х | х | No Fix | Intel® PT ToPA Tables Read From Non-Cacheable Memory During an Intel® Transactional Synchronization Extensions (Intel® TSX) Transaction May Lead to Processor Hang | | CLX14. | x | х | х | No Fix | Performing an XACQUIRE to an Intel <sup>®</sup> PT ToPA Table May Lead to Processor Hang | | CLX15. | × | х | х | No Fix | PCIe* Root Port Does Not Increment REPLAY_NUM on Multiple NAKs of The Same TLP | | CLX16. | × | х | х | No Fix | Reading Some C-state Residency MSRs May Result in Unpredictable System Behavior | | CLX17. | Х | х | х | No Fix | Performance in an 8sg System May Be Lower Than Expected | | CLX18. | Х | х | х | No Fix | Memory May Continue to Throttle after MEMHOT# De-assertion | | CLX19. | Х | x | x | No Fix | Unexpected Uncorrected Machine Check Errors May Be Reported | | CLX20. | × | х | х | No Fix | CQM Counters May Decrement an Additional Time From During a FwdCode Flow | | CLX21. | Х | х | х | No Fix | MBM Counters May Double Count | | CLX22. | Х | х | х | No Fix | MBA May Incorrectly Throttle All Threads | | CLX23. | × | х | х | No Fix | Setting Performance Monitoring IA32_PERF_GLOBAL_STATUS_SET MSR Bit 63 May Not #GP | | CLX24. | х | х | х | No Fix | Branch Instruction Address May be Incorrectly Reported on Intel® TSX Abort When Using Intel® Memory Protection Extensions (Intel® MPX) | | CLX25. | Х | х | Х | No Fix | x87 FDP Value May be Saved Incorrectly | | CLX26. | Х | х | х | No Fix | Intel® PT Trace May Drop Second Byte of CYC Packet | | CLX27. | х | × | х | No Fix | Intel® Speed Select Base Configuration P1 Frequency May Not be Selectable | | CLX28. | Х | х | Х | No Fix | IMC Patrol Scrubbing Engine May Hang | | CLX29. | х | х | х | No Fix | Memory Bandwidth Monitoring (MBM) Counters May Report System Memory Bandwidth Incorrectly | #### Errata (Sheet 2 of 2) | Number | | Stepping | s | Status | Errata | |--------|-----|----------|-----|--------|------------------------------------------------------------------------------------------------------------------------------| | Number | B-1 | L-1 | R-1 | Status | Errata | | CLX30. | х | х | х | No Fix | A Pending Fixed Interrupt May Be Dispatched Before an Interrupt of The Same Priority Completes | | CLX31. | х | × | × | No Fix | Voltage/Frequency Curve Transitions May Result in Machine Check<br>Errors or Unpredictable System Behavior | | CLX32. | х | x | × | No Fix | Processor May Behave Unpredictably on Complex Sequence of<br>Conditions Which Involve Branches That Cross 64 Byte Boundaries | | CLX33. | x | х | x | No Fix | STIBP May Not Function as Intended | | CLX34. | х | х | х | No Fix | Intel® Ultra Path Interconnect (Intel® UPI), DMI and PCIe* Interfaces May See Elevated Bit Error Rates | | CLX35. | х | х | х | No Fix | Unexpected Page Faults in Guest Virtualization Environment | | CLX36. | х | х | х | No Fix | Instruction Fetch May Cause Machine Check if Page Size Was Changed Without Invalidation | | CLX37. | х | х | х | No Fix | Memory Controller May Hang While in Virtual Lockstep | | CLX38. | Х | х | × | No Fix | MD_CLEAR Operations May Not Properly Overwrite All Buffers | | CLX39. | Х | × | × | No Fix | ITD Algorithm May Not Select Correct Operating Voltage | | CLX40. | х | х | × | No Fix | Direct Branches With Partial Address Aliasing May Lead to<br>Unpredictable System Behavior | | CLX41. | х | х | × | No Fix | Runtime Patch Load Enables Processor Capabilities That May Cause Performance Degradation | | CLX42. | х | х | × | No Fix | Performance Monitoring General Counter 2 May Have Invalid Value Written When Intel® TSX Is Enabled | | CLX43. | х | x | × | No Fix | Intel® QuickData Technology Engine May Hang With Any DMA Error if Completion Status is Improperly Set | | CLX44. | Х | х | х | No Fix | Overflow Flag in MSR May be Incorrectly Set | | CLX45. | х | x | × | No Fix | A Pending Fixed Interrupt May Be Dispatched Before an Interrupt of<br>The Same Priority Completes | | CLX46. | х | х | х | No Fix | A Fixed Interrupt May Be Lost When a Core Exits C6 | ### **Specification Changes** | Number | Specification Changes | |--------|------------------------------------------------------| | 1 | None for this revision of this specification update. | ### **Specification Clarifications** | No. | Specification Clarifications | |-----|------------------------------------------------------| | 1 | None for this revision of this specification update. | #### **Documentation Changes** | No. | Documentation Changes | |-----|------------------------------------------------------| | 1 | None for this revision of this specification update. | ## **Identification Information** #### **Component Identification via Programming Interface** The Second Generation Intel $^{(\!R\!)}$ Xeon $^{(\!R\!)}$ Scalable Processors stepping can be identified by the following register contents: | Reserved | Extended<br>Family <sup>1</sup> | Extended<br>Model <sup>2</sup> | Reserved | Processor<br>Type <sup>3</sup> | Family<br>Code <sup>4</sup> | Model<br>Number <sup>5</sup> | Stepping ID <sup>6</sup> | |----------|---------------------------------|--------------------------------|----------|--------------------------------|-----------------------------|------------------------------|--------------------------| | 31:28 | 27:20 | 19:16 | 15:13 | 12 | 11.8 | 7:4 | 3.0 | | | 0000000b | 0101b | | 0b | 0110b | 0101b | Varies per<br>stepping | - The Extended Family, bits [27:20] are used in conjunction with the Family Code, specified in bits [11:8], to indicate whether the processor belongs to the Intel386™, Intel486™, Pentium®, Pentium® Pro, Pentium® 4, Intel® Core™ processor family, or Intel® Core™ i7 family. - 2. The Extended Model, bits [19:16] in conjunction with the Model Number, specified in bits [7:4], are used to identify the model of the processor within the processor's family. - The Processor Type, specified in bit [12] indicates whether the processor is an original OEM processor, an Over Drive processor, or a dual processor (capable of being used in a dual processor system). The Family Code corresponds to bits [11:8] of the EDX register after RESET, bits [11:8] of the EAX register - 4. The Family Code corresponds to bits [11:8] of the EDX register after RESET, bits [11:8] of the EAX register after the CPUID instruction is executed with a 1 in the EAX register, and the generation field of the Device ID register accessible through Boundary Scan. - 5. The Model Number corresponds to bits [7:4] of the EDX register after RESET, bits [7:4] of the EAX register after the CPUID instruction is executed with a 1 in the EAX register, and the model field of the Device ID register accessible through Boundary Scan. - 6. The Stepping ID in bits [3:0] indicates the revision number of that model. See Table 1, "Component Identification via registers" on page 10 for the processor stepping ID number in the CPUID information. When EAX is set to a value of one, the CPUID instruction returns the Extended Family, Extended Model, Processor Type, Family Code, Model Number, and Stepping ID in the EAX register. Note that after reset, the EDX processor signature value equals the processor signature output value in the EAX register. Cache and TLB descriptor parameters are provided in the EAX, EBX, ECX, and EDX registers after the CPUID instruction is executed with a 2 in the EAX register. Table 1. Component Identification via registers | | | | | CAPI | D0 (Segm | ent) | CAP<br>(Way | IDO<br>ness) | CAPID4 | (Chop) | | | |--------------|----------|--------------------|---------|------|----------|------|------------------------|--------------|--------|--------|--|--| | XCC B HCC L | Stepping | Segment<br>Wayness | CPUID | | B:1, | | B:1, D:30 F:3,<br>O:94 | | | | | | | | | | | 5 | 4 | 3 | 1 | 0 | 7 | 6 | | | | | B-1 | Server, 2S | 0x50657 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | | | XCC | B-1 | Server, 4S | 0x50657 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | | | | | B-1 | Server, 8S | 0x50657 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | ПСС | L-1 | Server, 2S | 0x50657 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | | | | HCC | L-1 | Server, 4S | 0x50657 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | | | | LCC | R-1 | Server, 2S | 0x50657 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | | | # Non Intel<sup>®</sup> Advanced Vector Extensions (non Intel<sup>®</sup> AVX), Intel<sup>®</sup> Advanced Vector Extensions (Intel<sup>®</sup> AVX), and Intel<sup>®</sup> Advanced Vector Extensions 512 (Intel<sup>®</sup> AVX-512) Turbo Frequencies Figure 1. Second Generation Intel<sup>®</sup> Xeon<sup>®</sup> Scalable Processors Non Intel<sup>®</sup> AVX Turbo Frequencies | | | | | | | | | | | | # 0 | f acti | ve c | ores | / m | axin | num | core | e free | quen | ıcy iı | n tui | rboı | mod | e (G | Hz) | | | | | | | |----------------|---------|----------|-----------|-----------------|-----|-----|-----|-------|-------|---------------|-------|--------|------|-------|-------|-------|-----|------|--------|------|--------|-------|------|-------|--------|--------|--------|--------|------|------|-----|----------| | _ | | | | Base<br>non-AVX | | | | | | | | | | | | | | | | | | | | | Ì | | | | | | | | | SKU | Cores | LLC (MB) | TDP (W) | Core Freq. | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | | 8280 | 28 | 38.5 | 205 | 2.7 | 4.0 | 4.0 | 3.8 | 3.8 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.5 | 3.5 | 3.5 | 3.5 | 3.3 | 3.3 | 3.3 | 3.3 | | 8276 | 28 | 38.5 | 165 | 2.2 | 4.0 | 4.0 | 3.8 | 3.8 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.4 | 3.4 | 3.4 | 3.4 | 3.1 | 3.1 | 3.1 | 3.1 | 3.0 | 3.0 | 3.0 | 3.0 | | 8270 | 26 | 35.75 | 205 | 2.7 | 4.0 | 4.0 | 3.8 | 3.8 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.5 | 3.5 | 3.5 | 3.5 | 3.4 | 3.4 | | | | 8268 | 24 | 35.75 | 205 | 2.9 | 3.9 | 3.9 | 3.7 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | | | | | | 8260 | 24 | 35.75 | 165 | 2.4 | 3.9 | 3.9 | 3.7 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.3 | 3.3 | 3.3 | 3.3 | 3.1 | 3.1 | 3.1 | 3.1 | | | | | | 8256 | 4 | 16.5 | 105 | 3.8 | 3.9 | 3.9 | 3.9 | 3.9 | | | | | | | | | | | | | | | | | $\neg$ | | | П | | | | | | 8253 | 16 | 22 | 125 | 2.2 | 3.0 | 3.0 | 2.8 | 2.8 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.5 | 2.5 | 2.5 | 2.5 | | | | | | | | | | | | | | 6254 | 18 | 24.75 | 200 | 3.1 | 4.0 | 4.0 | 3.9 | 3.9 | 3.9 | 3.9 | 3.9 | 3.9 | 3.9 | 3.9 | 3.9 | 3.9 | 3.9 | 3.9 | 3.9 | 3.9 | 3.9 | 3.9 | | | $\neg$ | | | | | | | | | 6252 | 24 | 35.75 | 150 | 2.1 | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.2 | 3.2 | 3.2 | 3.2 | 3.0 | 3.0 | 3.0 | 3.0 | 2.8 | 2.8 | 2.8 | 2.8 | | | | | | 6248 | 20 | 27.5 | 150 | 2.5 | 3.9 | 3.9 | 3.7 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.4 | 3.4 | 3.4 | 3.4 | 3.2 | 3.2 | 3.2 | 3.2 | | | | | | | | | | 6246 | 12 | 24.75 | 165 | 3.3 | 4.2 | 4.2 | 4.1 | 4.1 | 4.1 | 4.1 | 4.1 | 4.1 | 4.1 | 4.1 | 4.1 | 4.1 | | | | | | | | | $\neg$ | | | П | | | | | | 6244 | 8 | 24.75 | 150 | 3.6 | 4.4 | 4.4 | 4.3 | 4.3 | 4.3 | 4.3 | 4.3 | 4.3 | | | | | | | | | | | | | | | | П | | | | | | 6242 | 16 | 22 | 150 | 2.8 | 3.9 | 3.9 | 3.7 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | | | | | $\neg$ | | $\neg$ | П | | | | _ | | 6240 | 18 | 24.75 | 150 | 2.6 | 3.9 | 3.9 | 3.7 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.4 | 3.4 | 3.4 | 3.4 | 3.3 | 3.3 | | | $\neg$ | | $\neg$ | П | | | | | | 6238 | 22 | 30.25 | 140 | 2.1 | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.1 | 3.1 | 3.1 | 3.1 | 2.9 | 2.9 | 2.9 | 2.9 | 2.8 | 2.8 | $\neg$ | П | | | | | | 6234 | 8 | 24.75 | 130 | 3.3 | 4.0 | 4.0 | 4.0 | 4.0 | 4.0 | 4.0 | 4.0 | 4.0 | | | | | | | | | | | | | $\neg$ | | | П | | | | | | 6230 | 20 | 27.5 | 125 | 2.1 | 3.9 | 3.9 | 3.7 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | 3.4 | 3.4 | 3.4 | 3.4 | 3.0 | 3.0 | 3.0 | 3.0 | 2.8 | 2.8 | 2.8 | 2.8 | | | | | | | | | | 6226 | 12 | 19.25 | 125 | 2.7 | 3.7 | 3.7 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | | | | | | | | | $\neg$ | | | П | | | | | | 5222 | 4 | 16.5 | 105 | 3.8 | 3.9 | 3.9 | 3.9 | 3.9 | | | | | | | | | | | | | | | | | $\neg$ | | | П | | | | _ | | 5220 | 18 | 24.75 | 125 | 2.2 | 3.9 | 3.9 | 3.7 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | 3.1 | 3.1 | 3.1 | 3.1 | 2.8 | 2.8 | 2.8 | 2.8 | 2.7 | 2.7 | | | $\neg$ | | $\neg$ | П | | | | _ | | 5218 | 16 | 22 | 125 | 2.3 | 3.9 | 3.9 | 3.7 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | 3.1 | 3.1 | 3.1 | 3.1 | 2.8 | 2.8 | 2.8 | 2.8 | | | | | | | | | | | | | | | | | | | | | | | | | # ( | of ac | ive | core | s/n | naxir | num | cor | e fre | anei | ncv i | n tu | rbo | mod | e (G | Hz) | _ | | _ | | — | _ | | | | | | Base | H | Π | Т | Τ | | Τ | T | | T | T | T | T | T | T | Т | 1 | | T | T | T | T | Τ, | Т | $\top$ | Т | Т | Т | | | SKU | Cores | LLC (MB | TDP (W) | Core Freq. | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 1 15 | 16 | 17 | 18 | 19 | 20 | 21 | 1 22 | 2 23 | 3 24 | 1 25 | 5 26 | 27 | 28 | | 6262V | 24 | 33 | 135 | ( <b>GHz</b> ) | 2 6 | 2 4 | | 1 2 / | 1 2 3 | 2 2 2 | 2 2 2 | 2 2 2 | 2 - | 2 - | 2 2 | 2 2 2 | 20 | 2 0 | 9 2.9 | 20 | 26 | 2 0 | 2 2 | 6 2 4 | 12 | 5 2 5 | 5 2 | 5 2 1 | + | + | + | $\vdash$ | | 6202V<br>6222V | 20 | 27.5 | 115 | 1.9 | + | + | _ | - | _ | _ | _ | _ | + | _ | _ | _ | _ | _ | 6 2.6 | _ | - | _ | _ | _ | _ | . کے د | , 2. | 2.5 ر | + | + | + | $\vdash$ | | 6238T | 20 | _ | 125 | 1.8 | - | + | - | _ | _ | _ | _ | _ | - | - | _ | _ | _ | - | 0 3.0 | - | - | _ | _ | _ | - | 7 2 | + | + | + | + | + | $\vdash$ | | | _ | 30.25 | | | - | - | - | - | _ | - | _ | - | - | - | + | _ | - | - | - | - | - | _ | _ | - | _ | / 2 | + | + | + | + | + | $\vdash$ | | 6230T | 20 | 27.5 | 125 | 2.1 | _ | - | + | + | + | + | + | _ | - | - | + | _ | _ | - | 3.0 | - | - | +- | _ | 5 2.8 | + | + | + | + | + | + | + | - | | 5220T | 18 | 24.75 | 105 | 1.9 | | | | | | | | | | | | | | | 8 2.8 | | | 2.7 | _ | + | + | + | + | + | + | + | + | - | | FOAGE | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 5218T<br>4209T | 16<br>8 | 22<br>11 | 105<br>70 | 2.1 | _ | - | | | | $\overline{}$ | | 3.5 | _ | J 3.C | J 3.0 | J 3.C | 2.7 | 2 | / 2./ | 2.7 | + | | + | + | + | + | + | + | + | + | + | - | - 8280, 8276, 8260, 6240 and 6138 have 2TB/socket and 4.5TB/socket memory capacity versions (8280M, 8280L, 8276M, 8276L, 8260M, 8260L, 6240M, 6240L, 6138M and 6138L) with identical frequencies. - All details shown above are subject to change without notice. Figure 2. Second Generation Intel<sup>®</sup> Xeon<sup>®</sup> Scalable Processors Intel<sup>®</sup> AVX 2.0 Turbo Frequencies | 82xx. | 62xx. | and | 52xx | Processors | |-------|-------|-----|------|------------| | | | | | | | | | | | | | | | | | | # | of a | ctive | core | es / r | naxi | mun | ı cor | e fre | auei | ncv ir | tur | bo n | node | (GH | z) | | | | | | _ | |------|-------|----------|---------|--------------------------------|-----|-----|-----|-----|-----|-----|-----|----------|-------|------|--------|------|-----|-------|-------|------|--------|-----|------|------|-----|--------|-----|-----|-----|-----|-----|-----| | | | | | Base | | | | | | | | <u> </u> | | | | | | | Ī | | , | | | | , | -,<br> | | | | | | | | SKU | Cores | LLC (MB) | TDP (W) | AVX 2.0<br>Core Freq.<br>(GHz) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | | 8280 | 28 | 38.5 | 205 | 2.2 | | | | | | | | | | | | | | | | | | | | | | | | | | | 2.9 | | | 8276 | 28 | 38.5 | 165 | 1.7 | | | - | | - | _ | | _ | _ | _ | - | | _ | _ | - | _ | - | | | _ | - | _ | _ | - | _ | | 2.6 | 2.6 | | 8270 | 26 | 35.75 | 205 | 2.2 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.2 | 3.2 | 3.2 | 3.2 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | | L | | 8268 | 24 | 35.75 | 205 | 2.4 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.2 | 3.2 | 3.2 | 3.2 | 3.0 | 3.0 | 3.0 | 3.0 | | | | L | | 8260 | 24 | 35.75 | 165 | 1.9 | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.3 | 3.3 | 3.3 | 3.3 | 3.0 | 3.0 | 3.0 | 3.0 | 2.7 | 2.7 | 2.7 | 2.7 | 2.6 | 2.6 | 2.6 | 2.6 | | | | | | 8256 | 4 | 16.5 | 105 | 3.3 | 3.7 | 3.7 | 3.7 | 3.7 | | | | | | | | | | | | | | | | | | | | | | | | | | 8253 | 16 | 22 | 125 | 1.7 | 2.7 | 2.7 | 2.5 | 2.5 | 2.4 | 2.4 | 2.4 | 2.4 | 2.2 | 2.2 | 2.2 | 2.2 | 2.0 | 2.0 | 2.0 | 2.0 | | | | | | | | | | | | | | 6254 | 18 | 24.75 | 200 | 2.7 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.4 | 3.4 | | | | | | | | | | | | 6252 | 24 | 35.75 | 150 | 1.7 | 3.6 | 3.6 | 3.4 | 3.4 | 3.3 | 3.3 | 3.3 | 3.3 | 3.1 | 3.1 | 3.1 | 3.1 | 2.8 | 2.8 | 2.8 | 2.8 | 2.5 | 2.5 | 2.5 | 2.5 | 2.4 | 2.4 | 2.4 | 2.4 | | | | П | | 6248 | 20 | 27.5 | 150 | 1.9 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.0 | 3.0 | 3.0 | 3.0 | 2.8 | 2.8 | 2.8 | 2.8 | | | | | | | | | | 6246 | 12 | 24.75 | 165 | 2.9 | 4.0 | 4.0 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | | | | | | | | | | | | | | | | П | | 6244 | 8 | 24.75 | 150 | 3.0 | 4.0 | 4.0 | 3.9 | 3.9 | 3.9 | 3.9 | 3.9 | 3.9 | | | | | | | | | | | | | | | | | | | | | | 6242 | 16 | 22 | 150 | 2.3 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.1 | 3.1 | 3.1 | 3.1 | | | | | | | | | | | | П | | 6240 | 18 | 24.75 | 150 | 2.0 | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.2 | 3.2 | 3.2 | 3.2 | 2.9 | 2.9 | 2.9 | 2.9 | 2.8 | 2.8 | | | | | | | | | | | | 6238 | 22 | 30.25 | 140 | 1.7 | 3.6 | 3.6 | 3.4 | 3.4 | 3.3 | 3.3 | 3.3 | 3.3 | 3.1 | 3.1 | 3.1 | 3.1 | 2.8 | 2.8 | 2.8 | 2.8 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | | | | | | | | 6234 | 8 | 24.75 | 130 | 2.8 | 3.9 | 3.9 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | | | | | | | | | | | | | | | | | | | | П | | 6230 | 20 | 27.5 | 125 | 1.6 | 3.8 | 3.8 | 3.6 | 3.6 | 3.4 | 3.4 | 3.4 | 3.4 | 2.9 | 2.9 | 2.9 | 2.9 | 2.6 | 2.6 | 2.6 | 2.6 | 2.4 | 2.4 | 2.4 | 2.4 | | | | | | | | | | 6226 | 12 | 19.25 | 125 | 2.3 | 3.6 | 3.6 | 3.4 | 3.4 | 3.3 | 3.3 | 3.3 | 3.3 | 3.1 | 3.1 | 3.1 | 3.1 | | | | | | | | | | | | | | | | Ī | | 5222 | 4 | 16.5 | 105 | 3.3 | 3.8 | 3.8 | 3.8 | 3.8 | | | | | | | | | | | | | | | | | | | | | | | | | | 5220 | 18 | 24.75 | 125 | 1.8 | 3.8 | 3.8 | 3.6 | 3.6 | 3.4 | 3.4 | 3.4 | 3.4 | 2.9 | 2.9 | 2.9 | 2.9 | 2.6 | 2.6 | 2.6 | 2.6 | 2.5 | 2.5 | | | | | | | | | | | | 5218 | 16 | 22 | 125 | 1.8 | 2.9 | 2.9 | 2.7 | 2.7 | 2.6 | 2.6 | 2.6 | 2.6 | 2.5 | 2.5 | 2.5 | 2.5 | 2.3 | 2.3 | 2.3 | 2.3 | | | | | | | | | | | | | | | | | | | | | | | | | # 0 | of ac | tive | core | s/n | naxir | mun | ı cor | e fre | que | ncy i | n tu | rbo ı | nod | e (Gl | Hz) | | | | | | | |-------|-------|----------|---------|----------------------------------------|-----|-----|-----|-----|-----|-----|-----|-------|------|------|-----|-------|-----|-------|-------|-----|-------|------|-------|-----|-------|-----|-----|-----|----|----|----|----| | SKU | Cores | LLC (MB) | TDP (W) | Base<br>AVX 2.0<br>Core Freq.<br>(GHz) | | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | | 6262V | 24 | 33 | 135 | 1.6 | 3.3 | 3.3 | 3.1 | 3.1 | 3.0 | 3.0 | 3.0 | 3.0 | 3.0 | 3.0 | 3.0 | 3.0 | 2.8 | 2.8 | 2.8 | 2.8 | 2.5 | 2.5 | 2.5 | 2.5 | 2.4 | 2.4 | 2.4 | 2.4 | | | | | | 6222V | 20 | 27.5 | 115 | 1.6 | 3.3 | 3.3 | 3.1 | 3.1 | 3.0 | 3.0 | 3.0 | 3.0 | 2.6 | 2.6 | 2.6 | 2.6 | 2.3 | 2.3 | 2.3 | 2.3 | 2.2 | 2.2 | 2.2 | 2.2 | | | | | | | | | | 6238T | 22 | 30.25 | 125 | 1.5 | 3.6 | 3.6 | 3.4 | 3.4 | 3.2 | 3.2 | 3.2 | 3.2 | 2.7 | 2.7 | 2.7 | 2.7 | 2.4 | 2.4 | 2.4 | 2.4 | 2.2 | 2.2 | 2.2 | 2.2 | 2.2 | 2.2 | | | | | | | | 6230T | 20 | 27.5 | 125 | 1.6 | 3.8 | 3.8 | 3.6 | 3.6 | 3.4 | 3.4 | 3.4 | 3.4 | 2.9 | 2.9 | 2.9 | 2.9 | 2.6 | 2.6 | 2.6 | 2.6 | 2.4 | 2.4 | 2.4 | 2.4 | | | | | | | | | | 5220T | 18 | 24.75 | 105 | 1.5 | 3.8 | 3.8 | 3.6 | 3.6 | 3.4 | 3.4 | 3.4 | 3.4 | 2.9 | 2.9 | 2.9 | 2.9 | 2.6 | 2.6 | 2.6 | 2.6 | 2.5 | 2.5 | | | | | | | | | | | | 5218T | 16 | 22 | 105 | 1.7 | 2.8 | 2.8 | 2.6 | 2.6 | 2.5 | 2.5 | 2.5 | 2.5 | 2.4 | 2.4 | 2.4 | 2.4 | 2.2 | 2.2 | 2.2 | 2.2 | | | | | | | | | | | | | | 4209T | 8 | 11 | 70 | 2.1 | 3.0 | 3.0 | 2.7 | 2.7 | 2.1 | 2.1 | 2.1 | 2.1 | | | | | | | | | | | | | | | | | | | | | | 5220S | 18 | 24.75 | 125 | 1.8 | 3.8 | 3.8 | 3.6 | 3.6 | 3.4 | 3.4 | 3.4 | 3.4 | 2.9 | 2.9 | 2.9 | 2.9 | 2.6 | 2.6 | 2.6 | 2.6 | 2.5 | 2.5 | | | | | | | | | | | - 8280, 8276, 8260, 6240 and 6138 have 2TB/socket and 4.5TB/socket memory capacity versions (8280M, 8280L, 8276M, 8276L, 8260M, 8260L, 6240M, 6240L, 6138M and 6138L) with identical frequencies. - All details shown above are subject to change without notice. Figure 3. Second Generation Intel<sup>®</sup> Xeon<sup>®</sup> Scalable Processors Intel<sup>®</sup> AVX-512 Turbo Frequencies | 82xx. | 62xx. | and | 52xx | Processors | |-------|------------------------------|-----|-------------------------------|------------| | | $0 \leq \lambda \lambda_{i}$ | anu | $J \subseteq \Lambda \Lambda$ | riucessuis | | | | | | | | | | | | 1 | # of | activ | re co | ores | / m | axim | num | cor | e fre | que | ncy | in t | urbo | mo | de ( | GHz | ) | | | | | | |------|-----------|-------------|------------|-----------------------------------------------|-----|-----|-----|-----|-----|-----|------|-------|-------|------|-----|------|-----|-----|-------|-----|-----|------|------|-----|------|-----|-----|-----|-----|-----|----------|----------| | SKU | Core<br>s | LLC<br>(MB) | TDP<br>(W) | Base<br>AVX-<br>512<br>Core<br>Freq.<br>(GHz) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | | 8280 | 28 | 38.5 | 205 | 1.8 | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.3 | 3.3 | 3.3 | 3.3 | 2.9 | 2.9 | 2.9 | 2.9 | 2.7 | 2.7 | 2.7 | 2.7 | 2.5 | 2.5 | 2.5 | 2.5 | 2.4 | 2.4 | 2.4 | 2.4 | | 8276 | 28 | 38.5 | 165 | 1.3 | 3.7 | 3.7 | 3.5 | 3.5 | 3.3 | 3.3 | 3.3 | 3.3 | 2.9 | 2.9 | 2.9 | 2.9 | 2.6 | 2.6 | 2.6 | 2.6 | 2.3 | 2.3 | 2.3 | 2.3 | 2.2 | 2.2 | 2.2 | 2.2 | 2.1 | 2.1 | 2.1 | 2.1 | | 8270 | 26 | 35.75 | 205 | 1.8 | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.2 | 3.2 | 3.2 | 3.2 | 2.8 | 2.8 | 2.8 | 2.8 | 2.6 | 2.6 | 2.6 | 2.6 | 2.4 | 2.4 | 2.4 | 2.4 | 2.4 | 2.4 | | | | 8268 | 24 | 35.75 | 205 | 1.9 | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.3 | 3.3 | 3.3 | 3.3 | 3.0 | 3.0 | 3.0 | 3.0 | 2.7 | 2.7 | 2.7 | 2.7 | 2.6 | 2.6 | 2.6 | 2.6 | | | | | | 8260 | 24 | 35.75 | 165 | 1.5 | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.0 | 3.0 | 3.0 | 3.0 | 2.6 | 2.6 | 2.6 | 2.6 | 2.4 | 2.4 | 2.4 | 2.4 | 2.3 | 2.3 | 2.3 | 2.3 | | | | | | 8256 | 4 | 16.5 | 105 | 2.7 | 3.7 | 3.7 | 3.5 | 3.5 | | | | | | | | | | | | | | | | | | | | | | | | | | 8253 | 16 | 22 | 125 | 1.2 | 2.6 | 2.6 | 2.4 | 2.4 | 2.0 | 2.0 | 2.0 | 2.0 | 1.7 | 1.7 | 1.7 | 1.7 | 1.6 | 1.6 | 1.6 | 1.6 | | | | | | | | | | | | | | 6254 | 18 | 24.75 | 200 | 2.2 | 3.6 | 3.6 | 3.4 | 3.4 | 3.3 | 3.3 | 3.3 | 3.3 | 3.3 | 3.3 | 3.3 | 3.3 | 3.0 | 3.0 | 3.0 | 3.0 | 2.9 | 2.9 | | | | | | | | | | | | 6252 | 24 | 35.75 | 150 | 1.3 | 3.5 | 3.5 | 3.3 | 3.3 | 3.0 | 3.0 | 3.0 | 3.0 | 2.6 | 2.6 | 2.6 | 2.6 | 2.3 | 2.3 | 2.3 | 2.3 | 2.1 | 2.1 | 2.1 | 2.1 | 2.0 | 2.0 | 2.0 | 2.0 | | | | | | 6248 | 20 | 27.5 | 150 | 1.6 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.0 | 3.0 | 3.0 | 3.0 | 2.7 | 2.7 | 2.7 | 2.7 | 2.5 | 2.5 | 2.5 | 2.5 | | | | | | | | П | | 6246 | 12 | 24.75 | 165 | 2.4 | 3.9 | 3.9 | 3.7 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | 3.4 | 3.4 | 3.4 | 3.4 | | | | | | | | | | | | | | | | | | 6244 | 8 | 24.75 | 150 | 2.6 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | | | | | | | | | | | | | | | | | | | | | | 6242 | 16 | 22 | 150 | 1.9 | 3.7 | 3.7 | 3.5 | 3.5 | 3.2 | 3.2 | 3.2 | 3.2 | 2.7 | 2.7 | 2.7 | 2.7 | 2.5 | 2.5 | 2.5 | 2.5 | | | | | | | | | | | | П | | 6240 | 18 | 24.75 | 150 | 1.6 | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 2.9 | 2.9 | 2.9 | 2.9 | 2.6 | 2.6 | 2.6 | 2.6 | 2.5 | 2.5 | | | | | | | | | | П | | 6238 | 22 | 30.25 | 140 | 1.3 | 3.6 | 3.6 | 3.4 | 3.4 | 3.0 | 3.0 | 3.0 | 3.0 | 2.6 | 2.6 | 2.6 | 2.6 | 2.3 | 2.3 | 2.3 | 2.3 | 2.1 | 2.1 | 2.1 | 2.1 | 2.1 | 2.1 | | | | | | П | | 6234 | 8 | 24.75 | 130 | 2.3 | 3.7 | 3.7 | 3.5 | 3.5 | 3.1 | 3.1 | 3.1 | 3.1 | | | | | | | | | | | | | | | | | | | | П | | 6230 | 20 | 27.5 | 125 | 1.1 | 3.7 | 3.7 | 3.5 | 3.5 | 2.8 | 2.8 | 2.8 | 2.8 | 2.4 | 2.4 | 2.4 | 2.4 | 2.1 | 2.1 | 2.1 | 2.1 | 2.0 | 2.0 | 2.0 | 2.0 | | | | | | | | | | 6226 | 12 | 19.25 | 125 | 1.9 | 3.5 | 3.5 | 3.3 | 3.3 | 3.0 | 3.0 | 3.0 | 3.0 | 2.6 | 2.6 | 2.6 | 2.6 | | | | | | | | | | | | | | | | П | | 5222 | 4 | 16.5 | 105 | 2.7 | 3.7 | 3.7 | 3.5 | 3.5 | | | | | | | | | | | | | | | | | | | | | | | | | | 5220 | 18 | 24.75 | 125 | 1.4 | 3.7 | 3.7 | 3.5 | 3.5 | 2.8 | 2.8 | 2.8 | 2.8 | 2.4 | 2.4 | 2.4 | 2.4 | 2.1 | 2.1 | 2.1 | 2.1 | 2.1 | 2.1 | | | | | | | | | | | | 5218 | 16 | 22 | 125 | 1.5 | _ | | _ | - | _ | | _ | _ | _ | _ | _ | | _ | | 2.1 | | Ť | Ē | | | | | | | | | $\vdash$ | $\vdash$ | | | | | | | | | | | | | | | # of a | ctive | cores | / ma | ximu | m cor | e frec | uenc | y in tu | ırbo n | node | (GHz) | | | | | | | | | |-------|-------|----------|---------|----------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|--------|-------|-------|------|------|-------|--------|------|---------|--------|------|-------|-----|-----|-----|-----|----|----|----|----| | SKU | Cores | LLC (MB) | TDP (W) | Base<br>AVX-512<br>Core Freq.<br>(GHz) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | | 6262V | 24 | 33 | 135 | 1.1 | 3.2 | 3.2 | 3.0 | 3.0 | 2.8 | 2.8 | 2.8 | 2.8 | 2.4 | 2.4 | 2.4 | 2.4 | 2.2 | 2.2 | 2.2 | 2.2 | 2.0 | 2.0 | 2.0 | 2.0 | 1.9 | 1.9 | 1.9 | 1.9 | | | | | | 6222V | 20 | 27.5 | 115 | 1.1 | 3.0 | 3.0 | 2.8 | 2.8 | 2.5 | 2.5 | 2.5 | 2.5 | 2.1 | 2.1 | 2.1 | 2.1 | 1.9 | 1.9 | 1.9 | 1.9 | 1.8 | 1.8 | 1.8 | 1.8 | | | | | | | | | | 6238T | 22 | 30.25 | 125 | 1.1 | 3.5 | 3.5 | 3.3 | 3.3 | 2.6 | 2.6 | 2.6 | 2.6 | 2.2 | 2.2 | 2.2 | 2.2 | 2.0 | 2.0 | 2.0 | 2.0 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | | | | | | | | 6230T | 20 | 27.5 | 125 | 1.1 | 3.7 | 3.7 | 3.5 | 3.5 | 2.8 | 2.8 | 2.8 | 2.8 | 2.4 | 2.4 | 2.4 | 2.4 | 2.1 | 2.1 | 2.1 | 2.1 | 2.0 | 2.0 | 2.0 | 2.0 | | | | | | | | | | 5220T | 18 | 24.75 | 105 | 1.1 | 3.7 | 3.7 | 3.5 | 3.5 | 2.8 | 2.8 | 2.8 | 2.8 | 2.4 | 2.4 | 2.4 | 2.4 | 2.1 | 2.1 | 2.1 | 2.1 | 2.1 | 2.1 | | | | | | | | | | | | 5218T | 16 | 22 | 105 | 1.3 | 2.8 | 2.8 | 2.6 | 2.6 | 2.5 | 2.5 | 2.5 | 2.5 | 2.2 | 2.2 | 2.2 | 2.2 | 2.0 | 2.0 | 2.0 | 2.0 | | | | | | | | | | | | | | 4209T | 8 | 11 | 70 | 1.2 | 2.0 | 2.0 | 1.8 | 1.8 | 1.5 | 1.5 | 1.5 | 1.5 | | | | | | | | | | | | | | | | | | | | | | 5220S | 18 | 24.75 | 125 | 1.4 | 3.7 | 3.7 | 3.5 | 3.5 | 2.8 | 2.8 | 2.8 | 2.8 | 2.4 | 2.4 | 2.4 | 2.4 | 2.1 | 2.1 | 2.1 | 2.1 | 2.1 | 2.1 | | | | | | | | | | | - 8280, 8276, 8260, 6240 and 6138 have 2TB/socket and 4.5TB/socket memory capacity versions (8280M, 8280L, 8276M, 8276L, 8260M, 8260L, 6240M, 6240L, 6138M and 6138L) with identical frequencies. - All details shown above are subject to change without notice. Figure 4. Second Generation Intel<sup>®</sup> Xeon<sup>®</sup> Scalable Processors Non Intel<sup>®</sup> AVX Turbo Frequencies 52xx, 42xx, and 32xx Processors | | | | | | | | | | | | # of | acti | ve c | ores | / m | axin | num | cor | e fre | que | ncy | in tu | ırbo | mo | de ( | GHz) | | | | | | | |------|-------|----------|---------|------------------------------------------------|-----|-----|-----|-----|-----|-----|------|------|------|------|-----|------|-----|-----|-------|-----|-----|-------|------|----|------|------|----|----|----|----|----|----| | SKU | Cores | LLC (MB) | TDP (W) | Base<br>non-AVX<br>Core<br>Frequenc<br>y (GHz) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | | 5220 | 18 | 24.75 | 125 | 2.2 | 3.9 | 3.9 | 3.7 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | 3.1 | 3.1 | 3.1 | 3.1 | 2.8 | 2.8 | 2.8 | 2.8 | 2.7 | 2.7 | | | | | | | | | | | | 5218 | 16 | 22 | 125 | 2.3 | 3.9 | 3.9 | 3.7 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | 3.1 | 3.1 | 3.1 | 3.1 | 2.8 | 2.8 | 2.8 | 2.8 | | | | | | | | | | | | | | 5217 | 8 | 11 | 115 | 3 | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | | | | | | | | | | | | | | | | | | | | | | 5215 | 10 | 13.75 | 85 | 2.5 | 3.4 | 3.4 | 3.2 | 3.2 | 3.1 | 3.1 | 3.1 | 3.1 | 3.0 | 3.0 | | | | | | | | | | | | | | | | | П | | | 4216 | 16 | 22 | 100 | 2.1 | 3.2 | 3.2 | 3.0 | 3.0 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | 2.7 | 2.7 | 2.7 | 2.7 | | | | | | | | | | | | | | 4215 | 8 | 11 | 85 | 2.5 | 3.5 | 3.5 | 3.3 | 3.3 | 3.0 | 3.0 | 3.0 | 3.0 | | | | | | | | | | | | | | | | | | | П | | | 4214 | 12 | 16.5 | 85 | 2.2 | 3.2 | 3.2 | 3.0 | 3.0 | 2.9 | 2.9 | 2.9 | 2.9 | 2.7 | 2.7 | 2.7 | 2.7 | | | | | | | | | | | | | | | П | | | 4210 | 10 | 13.75 | 85 | 2.2 | 3.2 | 3.2 | 3.0 | 3.0 | 2.9 | 2.9 | 2.9 | 2.9 | 2.7 | 2.7 | | | | | | | | | | | | | | | | | | | | 4208 | 8 | 11 | 85 | 2.1 | 3.2 | 3.2 | 3.0 | 3.0 | 2.5 | 2.5 | 2.5 | 2.5 | | | | | | | | | | | | | | | | | | | | | | 3204 | 6 | 8.25 | 85 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | | | | | | | | | | | | | | | | | | | | | | | - 5215 has 2TB/socket and 4.5TB/socket memory capacity versions (5215M and 5215L) with identical frequencies. - 4214 has an Intel<sup>®</sup> Speed Select Technology option (4214Y) with identical frequencies. - All details shown above are subject to change without notice. Figure 5. Second Generation Intel® Xeon® Scalable Processors Intel® AVX 2.0 Turbo Frequencies 52xx, 42xx, and 32xx Processors | | | | | | | | | | | | # of | acti | ve c | ores | /m | axir | num | cor | e fre | eque | ncy | in tı | ırbo | mo | de ( | GHz | ) | | | | | | |------|-------|---------|---------|-----------------------------------------------|-----|-----|-----|-----|-----|-----|------|------|------|------|-----|------|-----|-----|-------|------|-----|-------|------|----|------|-----|----|----|----|----|----|----| | SKU | Cores | ШС (МВ) | TDP (W) | Base<br>AVX 2.0<br>Core<br>Frequency<br>(GHz) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | | 5220 | 18 | 24.75 | 125 | 1.8 | 3.8 | 3.8 | 3.6 | 3.6 | 3.4 | 3.4 | 3.4 | 3.4 | 2.9 | 2.9 | 2.9 | 2.9 | 2.6 | 2.6 | 2.6 | 2.6 | 2.5 | 2.5 | | | | | | | | | | | | 5218 | 16 | 22 | 125 | 1.8 | 2.9 | 2.9 | 2.7 | 2.7 | 2.6 | 2.6 | 2.6 | 2.6 | 2.5 | 2.5 | 2.5 | 2.5 | 2.3 | 2.3 | 2.3 | 2.3 | | | | | | | | | | | | | | 5217 | 8 | 11 | 115 | 2.5 | 3.5 | 3.5 | 3.3 | 3.3 | 3.0 | 3.0 | 3.0 | 3.0 | | | | | | | | | | | | | | | | | | | | | | 5215 | 10 | 13.75 | 85 | 2 | 3.1 | 3.1 | 2.9 | 2.9 | 2.8 | 2.8 | 2.8 | 2.8 | 2.6 | 2.6 | | | | | | | | | | | | | | | | | | | | 4216 | 16 | 22 | 100 | 1.4 | 3.0 | 3.0 | 2.8 | 2.8 | 2.7 | 2.7 | 2.7 | 2.7 | 2.5 | 2.5 | 2.5 | 2.5 | 2.3 | 2.3 | 2.3 | 2.3 | | | | | | | | | | | | | | 4215 | 8 | 11 | 85 | 2 | 3.3 | 3.3 | 3.1 | 3.1 | 2.6 | 2.6 | 2.6 | 2.6 | | | | | | | | | | | | | | | | | | | | | | 4214 | 12 | 16.5 | 85 | 1.8 | 3.1 | 3.1 | 2.9 | 2.9 | 2.8 | 2.8 | 2.8 | 2.8 | 2.4 | 2.4 | 2.4 | 2.4 | | | | | | | | | | | | | | | | | | 4210 | 10 | 13.75 | 85 | 1.9 | 3.0 | 3.0 | 2.8 | 2.8 | 2.5 | 2.5 | 2.5 | 2.5 | 2.3 | 2.3 | | | | | | | | | | | | | | | | | | | | 4208 | 8 | 11 | 85 | 1.6 | 3.0 | 3.0 | 2.6 | 2.6 | 2.0 | 2.0 | 2.0 | 2.0 | | | | | | | | | | | | | | | | | | | | | | 3204 | 6 | 8.25 | 85 | 1.5 | 1.5 | 1.5 | 1.5 | 1.5 | 1.5 | 1.5 | | | | | | | | | | | | | | | | | | | | | | | - 5215 has 2TB/socket and 4.5TB/socket memory capacity versions (5215M and 5215L) with identical frequencies. - 4214 has an Intel<sup>®</sup> Speed Select Technology option (4214Y) with identical frequencies. • All details shown above are subject to change without notice. Figure 6. Second Generation Intel<sup>®</sup> Xeon<sup>®</sup> Scalable Processors Intel<sup>®</sup> AVX-512 Turbo Frequencies 52xx, 42xx, and 32xx Processors # of active cores / maximum core frequency in turbo mode (GHz) Base AVX-512 SKU Cores LLC (MB) TDP (W) 1 2 3 4 5 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | Core Frequency (GHz) 5220 18 24.75 125 1.4 3.7 3.7 3.5 3.5 2.8 2.8 2.8 2.8 2.8 2.4 2.4 2.4 2.4 2.1 2.1 2.1 2.1 2.1 2.1 2.9 2.9 2.7 2.7 2.6 2.6 2.6 2.6 2.3 2.3 2.3 2.3 2.1 2.1 2.1 2.1 5218 16 22 125 1.5 2.9 2.9 2.7 2.7 2.4 2.4 2.4 2.4 5217 115 2.0 8 11 2.9 2.9 2.5 2.5 1.9 1.9 1.9 1.9 1.8 1.8 5215 10 13.75 85 1.4 4216 16 22 100 1.1 2.0 2.0 1.8 1.8 1.7 1.7 1.7 1.7 1.7 1.7 1.7 1.7 1.6 1.6 1.6 1.6 2.3 2.3 2.1 2.1 2.0 2.0 2.0 2.0 4215 8 11 85 1.5 4214 12 1.3 2.0 2.0 1.8 1.8 1.7 1.7 1.7 1.7 1.6 1.6 1.6 1.6 16.5 85 13.75 2.0 2.0 1.8 1.8 1.6 1.6 1.6 1.6 1.5 1.5 4210 10 85 1.2 4208 2.0 2.0 1.8 1.8 1.4 1.4 1.4 1.4 8 11 85 1.1 1.0 1.0 1.0 1.0 1.0 1.0 3204 6 8.25 85 1.0 - 5215 has 2TB/socket and 4.5TB/socket memory capacity versions (5215M and 5215L) with identical frequencies. - 4214 has an Intel<sup>®</sup> Speed Select Technology option (4214Y) with identical frequencies. - All details shown above are subject to change without notice. Figure 7. Second Generation Intel<sup>®</sup> Xeon<sup>®</sup> Scalable Processors Non Intel<sup>®</sup> AVX Turbo Frequencies | | | | | | | | | | | | # o | f acti | ive c | ores | / m | axim | um | core | frec | uen | cy in | tur | bo m | ode | (GH | lz) | | | | | | | |-------|-------|----------|---------|-----------------------------------------------|-----|-----|-----|-----|-----|-----|-----|--------|-------|------|-----|------|-----|------|------|-----|-------|-----|------|-----|-----|-----|-----|-----|----|----|----|----| | SKU | Cores | LLC (MB) | TDP (W) | Base<br>non-AVX<br>Core<br>Frequency<br>(GHz) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 2: | | 6252N | 24 | 35.75 | 150 | 2.3 | 3.6 | 3.6 | 3.4 | 3.4 | 3.3 | 3.3 | 3.3 | 3.3 | 3.3 | 3.3 | 3.3 | 3.3 | 3.3 | 3.3 | 3.3 | 3.3 | 3.2 | 3.2 | 3.2 | 3.2 | 3.0 | 3.0 | 3.0 | 3.0 | | | | | | 6230N | 20 | 27.5 | 125 | 2.3 | 3.5 | 3.5 | 3.3 | 3.3 | 3.2 | 3.2 | 3.2 | 3.2 | 3.2 | 3.2 | 3.2 | 3.2 | 3.1 | 3.1 | 3.1 | 3.1 | 2.9 | 2.9 | 2.9 | 2.9 | | | | | | | | | | 5218N | 16 | 22 | 105 | 2.3 | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.3 | 3.3 | 3.3 | 3.3 | 3.0 | 3.0 | 3.0 | 3.0 | | | | | | | | | | | | | | 6212U | 24 | 35.75 | 165 | 2.4 | 3.9 | 3.9 | 3.7 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.3 | 3.3 | 3.3 | 3.3 | 3.1 | 3.1 | 3.1 | 3.1 | | | | | | 6210U | 20 | 27.5 | 150 | 2.5 | 3.9 | 3.9 | 3.7 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.4 | 3.4 | 3.4 | 3.4 | 3.2 | 3.2 | 3.2 | 3.2 | | | | | | | | | | 6209U | 20 | 27.5 | 125 | 2.1 | 3.9 | 3.9 | 3.7 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | 3.4 | 3.4 | 3.4 | 3.4 | 3.0 | 3.0 | 3.0 | 3.0 | 2.8 | 2.8 | 2.8 | 2.8 | | | | | | | | | • All details shown above are subject to change without notice. Figure 8. Second Generation Intel® Xeon® Scalable Processors Intel® AVX 2.0 Turbo Frequencies | | | | | | | | | | | | | # c | of acti | ve cor | es/n | naxim | um co | ore fre | equer | cy in | turbo | mod | e (GH | z) | | | | | _ | | | |-------|-------|----------|-----|-----------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|---------|--------|------|-------|-------|---------|-------|-------|-------|-----|-------|-----|-----|-----|-----|-----|----|----|----| | SKU | Cores | LLC (MB) | | Base<br>AVX 2.0<br>Core<br>Frequency<br>(GHz) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | | 6252N | 24 | 35.75 | 150 | 1.8 | 3.5 | 3.5 | 3.3 | 3.3 | 3.2 | 3.2 | 3.2 | 3.2 | 3.2 | 3.2 | 3.2 | 3.2 | 3.1 | 3.1 | 3.1 | 3.1 | 2.8 | 2.8 | 2.8 | 2.8 | 2.7 | 2.7 | 2.7 | 2.7 | | | | | 6230N | 20 | 27.5 | 125 | 1.6 | 3.4 | 3.4 | 3.2 | 3.2 | 3.1 | 3.1 | 3.1 | 3.1 | 3.1 | 3.1 | 3.1 | 3.1 | 2.8 | 2.8 | 2.8 | 2.8 | 2.6 | 2.6 | 2.6 | 2.6 | | | | | | П | | | 5218N | 16 | 22 | 105 | 1.6 | 2.9 | 2.9 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | | | | | | | | | | H | 4 | | 6212U | 24 | 35.75 | 165 | 1.9 | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.3 | 3.3 | 3.3 | 3.3 | 3.0 | 3.0 | 3.0 | 3.0 | 2.7 | 2.7 | 2.7 | 2.7 | 2.6 | 2.6 | 2.6 | 2.6 | | | | | 6210U | 20 | 27.5 | 150 | 1.9 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.0 | 3.0 | 3.0 | 3.0 | 2.8 | 2.8 | 2.8 | 2.8 | | | | | | | | | 6209U | 20 | 27.5 | 125 | 1.6 | 3.8 | 3.8 | 3.6 | 3.6 | 3.4 | 3.4 | 3.4 | 3.4 | 2.9 | 2.9 | 2.9 | 2.9 | 2.6 | 2.6 | 2.6 | 2.6 | 2.4 | 2.4 | 2.4 | 2.4 | | | | | | П | | • All details shown above are subject to change without notice. Figure 9. Second Generation Intel® Xeon® Scalable Processors Intel® AVX-512 Turbo Frequencies | | | | | | | | | | | | | # 0 | f acti | ve co | es / n | naxim | ıım cı | ore fr | eauer | ncy in | turbo | mod | e (GH | 7) | | | | | | | _ | |-------|-------|----------|---------|-----------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|--------|-------|--------|-------|--------|--------|-------|--------|-------|-----|-------|-----|-----|-----|-----|-----|----|--------|-----------| | SKU | Cores | LLC (MB) | TDP (W) | Base<br>AVX-512<br>Core<br>Frequency<br>(GHz) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | | 14 | | | | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 2 | !7 2 | | 6252N | 24 | 35.75 | 150 | 1.4 | 3.4 | 3.4 | 3.2 | 3.2 | 3.1 | 3.1 | 3.1 | 3.1 | 3.0 | 3.0 | 3.0 | 3.0 | 2.6 | 2.6 | 2.6 | 2.6 | 2.4 | 2.4 | 2.4 | 2.4 | 2.3 | 2.3 | 2.3 | 2.3 | | | | | 6230N | 20 | 27.5 | 125 | 1.2 | 3.4 | 3.4 | 3.2 | 3.2 | 3.1 | 3.1 | 3.1 | 3.1 | 2.6 | 2.6 | 2.6 | 2.6 | 2.3 | 2.3 | 2.3 | 2.3 | 2.2 | 2.2 | 2.2 | 2.2 | | | | | | | | | 5218N | 16 | 22 | 105 | 1.2 | 2.9 | 2.9 | 2.7 | 2.7 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.5 | 2.5 | 2.5 | 2.5 | | | | | | | | | | | Ŧ | | 6212U | 24 | 35.75 | 165 | 1.5 | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.0 | 3.0 | 3.0 | 3.0 | 2.6 | 2.6 | 2.6 | 2.6 | 2.4 | 2.4 | 2.4 | 2.4 | 2.3 | 2.3 | 2.3 | 2.3 | | $\top$ | $\dagger$ | | 6210U | 20 | 27.5 | 150 | 1.6 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.0 | 3.0 | 3.0 | 3.0 | 2.7 | 2.7 | 2.7 | 2.7 | 2.5 | 2.5 | 2.5 | 2.5 | | | | | | П | | | 6209U | 20 | 27.5 | 125 | 1.1 | 3.7 | 3.7 | 3.5 | 3.5 | 2.8 | 2.8 | 2.8 | 2.8 | 2.4 | 2.4 | 2.4 | 2.4 | 2.1 | 2.1 | 2.1 | 2.1 | 2.0 | 2.0 | 2.0 | 2.0 | | | | | | П | | • All details shown above are subject to change without notice. Figure 10. Intel® Xeon® W-3200 Processors Non Intel® AVX Turbo Frequencies | | | | | Base | | $\vdash$ | _ | | _ | | | # of | activ | e co | res | / ma | axim | um | core | fre | quer | ncy ir | tu: | bor | nod | e (G | Hz) | _ | | | | _ | Н | |--------|-------|----------|-----|---------|------|----------|-----|-----|-----|-----|-----|------|-------|------|-----|------|------|-----|------|-----|------|--------|-----|-----|-----|------|-----|-----|-----|-----|-----|-----|-----| | sku | Cores | LLC (MB) | | non-AVX | ITBM | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | | W-3275 | 28 | 38.5 | 205 | 2.5 | 4.6 | 4.4 | 4.4 | 4.2 | 4.2 | 4.1 | 4.1 | 4.1 | 4.1 | 4.1 | 4.1 | 4.1 | 4.1 | 3.9 | 3.9 | 3.9 | 3.9 | 3.6 | 3.6 | 3.6 | 3.6 | 3.3 | 3.3 | 3.3 | 3.3 | 3.2 | 3.2 | 3.2 | 3.2 | | W-3265 | 24 | 33 | 205 | 2.7 | 4.6 | 4.4 | 4.4 | 4.2 | 4.2 | 4.1 | 4.1 | 4.1 | 4.1 | 4.1 | 4.1 | 4.1 | 4.1 | 3.9 | 3.9 | 3.9 | 3.9 | 3.6 | 3.6 | 3.6 | 3.6 | 3.4 | 3.4 | 3.4 | 3.4 | | | | | | W-3245 | 16 | 22 | 205 | 3.2 | 4.6 | 4.4 | 4.4 | 4.2 | 4.2 | 4.1 | 4.1 | 4.1 | 4.1 | 4.1 | 4.1 | 4.1 | 4.1 | 3.9 | 3.9 | 3.9 | 3.9 | | | | | | | | | | | | | | W-3235 | 12 | 19.25 | 180 | 3.3 | 4.5 | 4.4 | 4.4 | 4.2 | 4.2 | 4.1 | 4.1 | 4.1 | 4.1 | 4.0 | 4.0 | 4.0 | 4.0 | | | | | | | | | | | | | | | | | | W-3225 | 8 | 16.5 | 160 | 3.7 | 4.4 | 4.3 | 4.3 | 4.2 | 4.2 | 4.2 | 4.2 | 4.2 | 4.2 | | | | | | | | | | | | | | | | | | | | | | W-3223 | 8 | 16.5 | 160 | 3.5 | 4.2 | 4.0 | 4.0 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | | | | | | | | | | | | | | | | | | | | | - The W-3275, W-3265 and W-3245 have 2TB/socket memory capacity versions (W-3275M, W-3265M and W-3245M) with identical frequencies - ITBM = Intel® Turbo Boost Max Technology 3.0 Figure 11. Intel® Xeon® W-3200 Processors Intel® AVX 2.0 Turbo Frequencies | | | | ı | | | | | _ | | | | # of | acti | ve co | res | / m | axin | num | core | fre | quer | ncy i | ntur | bor | nod | e (G | Hz) | | _ | | | _ | _ | |--------|-------|----------|-----|-----------------------------------------------|------|-----|-----|-----|-----|-----|-----|------|------|-------|-----|-----|------|-----|------|-----|------|-------|------|-----|-----|------|-----|-----|-----|-----|-----|-----|----| | SKU | Cores | LLC (MB) | | Base<br>AVX 2.0<br>Core<br>Frequency<br>(GHz) | ITBM | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | | W-3275 | 28 | 38.5 | 205 | 2.1 | N/A | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.3 | 3.3 | 3.3 | 3.3 | 3.0 | 3.0 | 3.0 | 3.0 | 2.8 | 2.8 | 2.8 | 2.8 | 2.7 | 2.7 | 2.7 | 2. | | W-3265 | 24 | 33 | 205 | 2.2 | N/A | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.3 | 3.3 | 3.3 | 3.3 | 3.1 | 3.1 | 3.1 | 3.1 | 2.9 | 2.9 | 2.9 | 2.9 | | | | | | W-3245 | 16 | 22 | 205 | 2.8 | N/A | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.2 | 3.2 | 3.2 | 3.2 | | | | | | | | | | | | | | W-3235 | 12 | 19.25 | 180 | 3 | N/A | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | | | | | | | | | | | | | | | | _ | | W-3225 | 8 | 16.5 | 160 | 3.3 | N/A | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | | | | | | | | | | | | | | | | | | | | | | W-3223 | 8 | 16.5 | 160 | 3 | N/A | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | | | | | | | | | | | | | | | | | | | | | - The W-3275, W-3265 and W-3245 have 2TB/socket memory capacity versions (W-3275M, W-3265M and W-3245M) with identical frequencies - ITBM = Intel® Turbo Boost Max Technology 3.0 Figure 12. Intel® Xeon® W-3200 Processors Intel® AVX-512 Turbo Frequencies | | | | | | | | _ | | | | _ | # of | acti | ve a | res | / m | axin | um | core | fre | quei | ncy i | ntur | boı | mod | le(G | Hz) | _ | | _ | | $\neg$ | _ | |--------|-------|----------|-----|-----------------------------------------------|-----|-----|-----|-----|-----|-----|-----|------|------|------|-----|-----|------|-----|------|-----|------|-------|------|-----|-----|------|-----|-----|-----|-----|-----|--------|----| | SKU | Cores | LLC (MB) | ` ' | Base<br>AVX-512<br>Core<br>Frequency<br>(GHz) | ПВМ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | | W-3275 | 28 | 38.5 | 205 | 1.6 | N/A | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.0 | 3.0 | 3.0 | 3.0 | 2.7 | 2.7 | 2.7 | 2.7 | 2.5 | 2.5 | 2.5 | 2.5 | 2.3 | 2.3 | 2.3 | 2.3 | 2.2 | 2.2 | 2.2 | 2. | | W-3265 | 24 | 33 | 205 | 1.8 | N/A | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.1 | 3.1 | 3.1 | 3.1 | 2.8 | 2.8 | 2.8 | 2.8 | 2.5 | 2.5 | 2.5 | 2.5 | 2.4 | 2.4 | 2.4 | 2.4 | | | | | | W-3245 | 16 | 22 | 205 | 2.3 | N/A | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.1 | 3.1 | 3.1 | 3.1 | 2.8 | 2.8 | 2.8 | 2.8 | | | | | | | | | | | | | | W-3235 | 12 | 19.25 | 180 | 2.5 | N/A | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.0 | 3.0 | 3.0 | 3.0 | | | | | | | | | | | | | | | | | | W-3225 | 8 | 16.5 | 160 | 2.8 | N/A | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | | | | | | | | | | | | | | | | | | | | | | W-3223 | 8 | 16.5 | 160 | 2.5 | N/A | 3.3 | 3.3 | 3.1 | 3.1 | 3.0 | 3.0 | 3.0 | 3.0 | | | | | | | | | | | | | | | | | | | | | - The W-3275, W-3265 and W-3245 have 2TB/socket memory capacity versions (W-3275M, W-3265M and W-3245M) with identical frequencies - ITBM = Intel® Turbo Boost Max Technology 3.0 62xx, 52xx,42xx and 32xx Processors Refresh Processors - Non Intel $^{\mathbb{B}}$ Advanced Vector Extensions (non Intel $^{\mathbb{B}}$ AVX), Intel $^{\mathbb{B}}$ Advanced Vector Extensions (Intel $^{\mathbb{B}}$ AVX), and Intel $^{\mathbb{B}}$ Advanced Vector Extensions 512 (Intel $^{\mathbb{B}}$ AVX-512) Turbo Frequencies Figure 13. Second Generation Intel® Xeon® Scalable Processors Non Intel® AVX Turbo Frequencies | | | | | | | | | | | | | | # of | active | core | s / ma | ximur | n cor | frequ | uency | in tur | bo mo | ode (G | Hz) | | | | | | | | | |------|-------|----------|---------|----------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|--------|------|--------|-------|-------|-------|-------|--------|-------|--------|-----|----|----|----|----|----|----|----|----| | SKU | Cores | LLC (MB) | TDP (W) | Base<br>non-AVX<br>Core Freq.<br>(GHz) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | | 6256 | 12 | 33 | 205 | 3.6 | 4.5 | 4.5 | 4.3 | 4.3 | 4.3 | 4.3 | 4.3 | 4.3 | 4.3 | 4.3 | 4.3 | 4.3 | | | | | | | | | | | | | | | | | | 6250 | 8 | 35.75 | 185 | 3.9 | 4.5 | 4.5 | 4.5 | 4.5 | 4.5 | 4.5 | 4.5 | 4.5 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # of | active | core | s / ma | ximu | m core | e freq | uency | in tur | bo m | ode (0 | GHz) | | | | | | | | | |-------|-------|----------|---------|----------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|--------|------|--------|------|--------|--------|-------|--------|------|--------|------|-----|-----|-----|-----|-----|-----|-----|-----| | SKU | Cores | LLC (MB) | TDP (W) | Base<br>non-AVX<br>Core Freq.<br>(GHz) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | | 6208U | 16 | 22 | 150 | 2.9 | 3.9 | 3.9 | 3.7 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | | | | | | | | | | | | | | 4210T | 10 | 13.75 | 95 | 2.3 | 3.2 | 3.2 | 3.0 | 3.0 | 2.7 | 2.7 | 2.7 | 2.7 | 2.5 | 2.5 | | | | | | | | | | | | | | | | | | | | 6258R | 28 | 38.5 | 205 | 2.7 | 4.0 | 4.0 | 3.8 | 3.8 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | 3.4 | 3.4 | 3.4 | 3.4 | | 6248R | 24 | 35.75 | 205 | 3.0 | 4.0 | 4.0 | 3.8 | 3.8 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | | | | | | 6246R | 16 | 35.75 | 205 | 3.4 | 4.1 | 4.1 | 4.0 | 4.0 | 4.0 | 4.0 | 4.0 | 4.0 | 4.0 | 4.0 | 4.0 | 4.0 | 4.0 | 4.0 | 4.0 | 4.0 | | | | | | | | | | | | | | 6242R | 20 | 35.75 | 205 | 3.1 | 4.1 | 4.1 | 3.9 | 3.9 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | | | | | | | | | | 6240R | 24 | 35.75 | 165 | 2.4 | 4.0 | 4.0 | 3.8 | 3.8 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.4 | 3.4 | 3.4 | 3.4 | 3.2 | 3.2 | 3.2 | 3.2 | | | | | | 6238R | 28 | 38.5 | 165 | 2.2 | 4.0 | 4.0 | 3.8 | 3.8 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.4 | 3.4 | 3.4 | 3.4 | 3.1 | 3.1 | 3.1 | 3.1 | 3.0 | 3.0 | 3.0 | 3.0 | | 6230R | 26 | 35.75 | 150 | 2.1 | 4.0 | 4.0 | 3.8 | 3.8 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | 3.3 | 3.3 | 3.3 | 3.3 | 3.0 | 3.0 | 3.0 | 3.0 | 3.0 | 3.0 | | | | 6226R | 16 | 22 | 150 | 2.9 | 3.9 | 3.9 | 3.7 | 3.7 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | 3.6 | | | | | | | | | | | | | | 5220R | 24 | 35.75 | 150 | 2.2 | 4.0 | 4.0 | 3.8 | 3.8 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | 3.3 | 3.3 | 3.3 | 3.3 | 3.1 | 3.1 | 3.1 | 3.1 | 2.9 | 2.9 | 2.9 | 2.9 | | | | | | 5218R | 20 | 27.5 | 125 | 2.1 | 4.0 | 4.0 | 3.8 | 3.8 | 3.7 | 3.7 | 3.7 | 3.7 | 3.5 | 3.5 | 3.5 | 3.5 | 3.1 | 3.1 | 3.1 | 3.1 | 2.9 | 2.9 | 2.9 | 2.9 | | | | | | | | | | 4215R | 8 | 11 | 130 | 3.2 | 4.0 | 4.0 | 3.8 | 3.8 | 3.6 | 3.6 | 3.6 | 3.6 | | | | | | | | | | | | | | | | | | | | | | 4214R | 12 | 16.5 | 100 | 2.4 | 3.5 | 3.5 | 3.3 | 3.3 | 3.2 | 3.2 | 3.2 | 3.2 | 3.0 | 3.0 | 3.0 | 3.0 | | | | | | | | | | | | | | | | | | 4210R | 10 | 13.75 | 100 | 2.4 | 3.2 | 3.2 | 3.0 | 3.0 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | | | | | | | | | | | | | | | | | | | | 3206R | 8 | 11 | 85 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | | | | | | | | | | | | | | | | | | | | | **Note:** 6250 has a large memory (4.5 TB/Socket) capacity version (6250L) with identical frequencies Figure 14. Second Generation Intel® Xeon® Scalable Processors Intel® AVX 2.0 Turbo Frequencies | | | | | _ | | | | | | | | | # of a | ctive | cores | / max | imun | core | frequ | iency | in tur | bo m | ode ( | GHz) | | | | | | | 1 | | |-------|-------|----------|-----------|---------------------------------------|-----|-----|---------------|-----|-----|---------------|-----|-----|--------|----------|-------|--------|-------|--------|-------|-------|--------|-------|-------|------|-----|-----|-----|-----|-----|-----|-----|-----| | SKU | Cores | LLC (MB) | TDP (W) | AVX 2.0<br>Core<br>Frequency<br>(GHz) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | | 6256 | 12 | 33 | 205 | 3.2 | _ | _ | $\overline{}$ | 3.8 | _ | $\overline{}$ | | | 3.8 | 3.8 | 3.8 | 3.8 | | | | | | | | | | | | | | | | | | 6250 | 8 | 35.75 | 185 | 3.6 | 4.0 | 4.0 | 4.0 | 4.0 | 4.0 | 4.0 | 4.0 | 4.0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # of a | active | core | s / ma | kimur | n core | freq | uency | in tu | rbo m | ode ( | GHz) | | | | | | | | | | SKU | Cores | LLC (ME | s) TDP (W | AVX 2.0<br>Core<br>Frequency<br>(GHz) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | | 6258R | 28 | 38.5 | 205 | 2.3 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.3 | 3.3 | 3.3 | 3.3 | 3.0 | 3.0 | 3.0 | 3.0 | 2.9 | 2.9 | 2.9 | 2.9 | | 6248R | 24 | 35.75 | 205 | 2.5 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.3 | 3.3 | 3.3 | 3.3 | 3.1 | 3.1 | 3.1 | 3.1 | | | | | | 6246R | 16 | 35.75 | 205 | 3.0 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | | | | | | | | | | | | | | 6242R | 20 | 35.75 | 205 | 2.7 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.3 | 3.3 | 3.3 | 3.3 | | | | | | | | | | 6240R | 24 | 35.75 | 165 | 1.9 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.2 | 3.2 | 3.2 | 3.2 | 3.0 | 3.0 | 3.0 | 3.0 | | | | | | 6238R | 28 | 38.5 | 165 | 1.7 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.2 | 3.2 | 3.2 | 3.2 | 2.9 | 2.9 | 2.9 | 2.9 | 2.7 | 2.7 | 2.7 | 2.7 | 2.6 | 2.6 | 2.6 | 2.6 | | 6230R | 26 | 35.75 | 150 | 1.7 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.2 | 3.2 | 3.2 | 3.2 | 2.9 | 2.9 | 2.9 | 2.9 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | | | | 6226R | 16 | 22 | 150 | 2.3 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.1 | 3.1 | 3.1 | 3.1 | | | | | | | | | | | | | | 6208U | 16 | 22 | 150 | 2.3 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.1 | 3.1 | 3.1 | 3.1 | | | | | | | | | | | | | | 5220R | 24 | 35.75 | 150 | 1.8 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.2 | 3.2 | 3.2 | 3.2 | 3.0 | 3.0 | 3.0 | 3.0 | 2.8 | 2.8 | 2.8 | 2.8 | | | | | | 5218R | 20 | 27.5 | 125 | 1.7 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.2 | 3.2 | 3.2 | 3.2 | 2.9 | 2.9 | 2.9 | 2.9 | 2.7 | 2.7 | 2.7 | 2.7 | | | | | | | | | | 4215R | 8 | 11 | 130 | 2.0 | | - | - | | _ | - | 2.6 | - | | | | | | | | | | | | | | | | | | | | | | 4214R | 12 | 16.5 | 100 | 2.1 | 3.1 | 3.1 | 2.9 | 2.9 | 2.8 | 2.8 | 2.8 | 2.8 | 2.7 | 2.7 | 2.7 | 2.7 | | | | | | | | | | | | | | | | | | 4210R | 10 | 13.75 | 100 | 2.0 | 3.0 | 3.0 | 2.8 | 2.8 | 2.7 | 2.7 | 2.7 | 2.7 | 2.5 | 2.5 | | | | | | | | | | | | | | | | | | | | 4210T | 10 | 13.75 | 95 | 1.9 | - | - | - | | _ | - | 2.6 | - | _ | - | | | | | | | | | | | | | | | | | | | | 3206R | - | 11 | 85 | 1.8 | | - | - | | | - | 1.8 | - | | $\vdash$ | | | | | | | | | | | | | | | | | | | **Note:** 6250 has a large memory (4.5 TB/Socket) capacity version (6250L) with identical frequencies Figure 15. Second Generation Intel<sup>®</sup> Xeon<sup>®</sup> Scalable Processors Intel<sup>®</sup> AVX 512 Turbo Frequencies | | | | | | | _ | _ | _ | | | _ | | # of a | ctive | cores | / ma | kimun | n core | frequ | iency | in tu | bo mo | ode ( | GHz) | | | | _ | | | | |-------|-------|----------|---------|---------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|--------|-------|-------|------|-------|--------|-------|-------|-------|-------|-------|------|-----|-----|-----|-----|-----|-----|-----| | SKU | Cores | LLC (MB) | TDP (W) | AVX-512<br>Core<br>Frequency<br>(GHz) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | | 6256 | 12 | 33 | 205 | 2.7 | 3.8 | 3.8 | 3.6 | 3.6 | 3.5 | 3.5 | 3.5 | 3.5 | 3.3 | 3.3 | 3.3 | 3.3 | | | | | | | | | | | | | | | | | 6250 | 8 | 35.75 | 185 | 3.1 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # of a | ctive | cores | / ma | kimun | n core | freq | uency | in tu | rbo m | ode ( | GHz) | | | | | | | | | SKU | Cores | LLC (MB) | TDP (W) | AVX-512<br>Core<br>Frequency<br>(GHz) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | | 6258R | 28 | 38.5 | 205 | 1.8 | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.1 | 3.1 | 3.1 | 3.1 | 2.8 | 2.8 | 2.8 | 2.8 | 2.6 | 2.6 | 2.6 | 2.6 | 2.5 | 2.5 | 2.5 | | 6248R | 24 | 35.75 | 205 | 2 | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.3 | 3.3 | 3.3 | 3.3 | 3.0 | 3.0 | 3.0 | 3.0 | 2.7 | 2.7 | 2.7 | 2.7 | 2.6 | 2.6 | 2.6 | 2.6 | | | | | 6246R | 16 | 35.75 | 205 | 2.5 | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.1 | 3.1 | 3.1 | 3.1 | | | | | | | | | | | | | 6242R | 20 | 35.75 | 205 | 2.2 | 3.7 | 3.7 | 3.5 | 3.5 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.4 | 3.1 | 3.1 | 3.1 | 3.1 | 2.9 | 2.9 | 2.9 | 2.9 | | | | | | | | | 6240R | 24 | 35.75 | 165 | 1.5 | 3.6 | 3.6 | 3.4 | 3.4 | 3.3 | 3.3 | 3.3 | 3.3 | 3.2 | 3.2 | 3.2 | 3.2 | 2.9 | 2.9 | 2.9 | 2.9 | 2.6 | 2.6 | 2.6 | 2.6 | 2.5 | 2.5 | 2.5 | 2.5 | | | | | 6238R | 28 | 38.5 | 165 | 1.3 | 3.7 | 3.7 | 3.5 | 3.5 | 3.3 | 3.3 | 3.3 | 3.3 | 2.9 | 2.9 | 2.9 | 2.9 | 2.6 | 2.6 | 2.6 | 2.6 | 2.3 | 2.3 | 2.3 | 2.3 | 2.2 | 2.2 | 2.2 | 2.2 | 2.1 | 2.1 | 2.1 | | 6230R | 26 | 35.75 | 150 | 1.3 | 3.6 | 3.6 | 3.4 | 3.4 | 3.3 | 3.3 | 3.3 | 3.3 | 3.0 | 3.0 | 3.0 | 3.0 | 2.7 | 2.7 | 2.7 | 2.7 | 2.5 | 2.5 | 2.5 | 2.5 | 2.3 | 2.3 | 2.3 | 2.3 | 2.3 | 2.3 | | | 6226R | 16 | 22 | 150 | 1.9 | 3.7 | 3.7 | 3.5 | 3.5 | 3.2 | 3.2 | 3.2 | 3.2 | 2.7 | 2.7 | 2.7 | 2.7 | 2.5 | 2.5 | 2.5 | 2.5 | | | | | | | | | | | | | 6208U | 16 | 22 | 150 | 1.9 | 3.7 | 3.7 | 3.5 | 3.5 | 3.2 | 3.2 | 3.2 | 3.2 | 2.7 | 2.7 | 2.7 | 2.7 | 2.5 | 2.5 | 2.5 | 2.5 | | | | | | | | | | | | | 5220R | 24 | 35.75 | 150 | 1.4 | 3.6 | 3.6 | 3.4 | 3.4 | 3.3 | 3.3 | 3.3 | 3.3 | 3.1 | 3.1 | 3.1 | 3.1 | 2.8 | 2.8 | 2.8 | 2.8 | 2.5 | 2.5 | 2.5 | 2.5 | 2.4 | 2.4 | 2.4 | 2.4 | | | | | 5218R | 20 | 27.5 | 125 | 1.1 | 3.6 | | | 3.4 | | 3.2 | 3.2 | 3.2 | 2.7 | 2.7 | 2.7 | 2.7 | 2.5 | 2.5 | 2.5 | 2.5 | 2.3 | 2.3 | 2.3 | 2.3 | | | | | | | | | 4215R | 8 | 11 | 130 | 1.5 | 3.3 | - | - | 2.6 | _ | _ | _ | 2.0 | | | | | | | | | | | | | | | | | | | | | 4214R | 12 | 16.5 | 100 | 1.6 | | 2.3 | _ | 2.1 | | 2.0 | 2.0 | 2.0 | 1.9 | | 1.9 | 1.9 | | | | | | | | | | | | | | | | | 4210R | 10 | 13.75 | 100 | 1.4 | 2.2 | _ | _ | 2.0 | 1.8 | 1.8 | | 1.8 | 1.7 | 1.7 | | | | | | | | | | | | | | | | | | | 4210T | 10 | 13.75 | 95 | 1.2 | 3.0 | - | - | 2.8 | _ | 2.3 | _ | 2.3 | 2.2 | 2.2 | | | | | | | | | _ | | | | | - | | | | | 3206R | 8 | 11 | 85 | 1.5 | 1.5 | 1.5 | 1.5 | 1.5 | 1.5 | 1.5 | 1.5 | 1.5 | | | | | | | | | | | | | | | | | | | | **Note:** 6250 has a large memory (4.5 TB/Socket) capacity version (6250L) with identical frequencies #### **Component Marking Information** Figure 16. Processor Preliminary Top Side Marking (Example) For the Second Generation Intel $^{\rm @}$ Xeon $^{\rm @}$ Scalable Processors SKUs, see https://ark.intel.com/content/www/us/en/ark/products/series/125191/intel-xeon-scalable-processors.html #### **Errata** Intel<sup>®</sup> CAT/CDP Might Not Restrict Cacheline Allocation Under Certain Conditions (Intel<sup>®</sup> Xeon<sup>®</sup> Processor Scalable Family) CLX1. Under certain microarchitectural conditions involving heavy memory traffic, cache lines Problem: might fill outside the allocated L3 capacity bitmask (CBM) associated with the current Class of Service (CLOS). Cache Allocation Technology/Code and Data Prioritization (CAT/CDP) might see performance side effects and a reduction in the effectiveness of the CAT feature for Implication: certain classes of applications, including cache-sensitive workloads than seen on previous platforms. Workaround: None identified. Status: No Fix. Intel® Processor Trace (Intel® PT) PSB+ Packets May be Omitted on a CLX2. **C6 Transition** An Intel® PT PSB+ (Packet Stream Boundary+) set of packets may not be generated as Problem: expected when IA32\_RTIT\_STATUS.PacketByteCnt[48:32] (MSR 0x571) reaches the PSB threshold and a logical processor C6 entry occurs within the following one KByte of After a logical processor enters C6, Intel® PT output may be missing PSB+ sets of Implication: packets. Workaround: None identified. Status: No Fix. IDI\_MISC Performance Monitoring Events May be Inaccurate CLX3. IDI\_MISC.WB UPGRADE and IDI MISC.WB DOWNGRADE Problem: performance monitoring events (Event FEH; UMask 02H and 04H) counts cache lines evicted from the L2 cache. Due to this erratum, the per logical processor count may be incorrect when both logical processors on the same physical core are active. The aggregate count of both logical processors is not affected by this erratum. IDI MISC performance monitoring events may be inaccurate. Implication: Workaround: None identified. Status: No fix. Intel® PT CYC Packets Can be Dropped When Immediately Preceding CLX4. Due to a rare microarchitectural condition, generation of an Intel<sup>®</sup> PT Packet Stream Problem: Boundary (PSB) packet can cause a single Cycle Count (CYC) packet, possibly along with an associated Mini Time Counter (MTC) packet, to be dropped. An Intel® PT decoder that is using CYCs to track time or frequency will get an improper Implication: value due to the lost CYC packet. Workaround: If an Intel® PT decoder is using CYCs and MTCs to track frequency, and either the first MTC following a PSB shows that an MTC was dropped, or the CYC value appears to be 4095 cycles short of what is expected, the CYC value associated with that MTC should not be used. The decoder should wait for the next MTC before measuring frequency again. Status: No fix. Intel® PT VM-entry Indication Depends on The Incorrect VMCS Control CLX5. **Field** An Intel<sup>®</sup> PT Paging Information Packet (PIP), which includes indication of entry into Problem: non-root operation, will be generated on VM-entry as long as the "Conceal VMX in field (bit 19) in Secondary Execution Control (IA32\_VMX\_PROCBASED\_CTLS2, MSR 048BH) is clear. This diverges from expected behavior, since this PIP should instead be generated only with a zero value of the "Conceal VMX entries from Intel $^{ ext{ iny B}}$ PT" field (Bit 17) in the Entry Control register (IA32 VMX ENTRY CTLS MSR 0484H). An Intel<sup>®</sup> PT trace may incorrectly expose entry to non-root operation. Implication: A virtual machine monitor (VMM) should always set both the "Conceal VMX entries from Intel PT" field in the Entry Control register and the "Conceal VMX in Intel PT" in the Secondary Execution Control register to the same value. Workaround: Status: CLX6. Memory Bandwidth Allocation (MBA) Read After MSR Write May **Return Incorrect Value** The MBA feature defines a series of MSRs (0xD50-0xD57) to specify MBA Delay Values Problem: per Class of Service (CLOS), in the IA32\_L2\_QoS\_Ext\_BW\_Thrtl\_n MSR range. Certain values when written then read back may return an incorrect value in the MSR. Specifically, values greater than or equal to 10 (decimal) and less than 39 (decimal) written to the MBA Delay Value (Bits [15:0]) may be read back as 10%. The values written to the registers will be applied; however, software should be aware Implication: that an incorrect value may be returned. Workaround: None identified. Status: No fix. In eMCA2 Mode, When The Retirement Watchdog Timeout Occurs CLX7. **CATERR# May be Asserted** Problem: A Retirement Watchdog Timeout (MCACOD = 0x0400) in Enhanced MCA2 (eMCA2) mode will cause the CATERR# pin to be pulsed in addition to an MSMI# pin assertion. In addition, a Machine Check Abort (#MC) will be pended in the cores along with the Implication: Due to this erratum, systems that expect to only see MSMI# will also see CATERR# pulse when a Retirement Watchdog Timeout occurs. The CATERR# pulse can be safely ianored. Workaround: None identified. Status: No fix. VCVTPS2PH To Memory May Update MXCSR in The Case of a Fault on CLX8. Problem: Execution of the VCVTPS2PH instruction with a memory destination may update the > MXCSR exceptions flags (bits [5:0]) if the store to memory causes a fault (for example, #PF) or VM exit. The value written to the MXCSR exceptions flags is what would have been written if there were no fault. Implication: Software may see exceptions flags set in MXCSR, although the instruction has not successfully completed due to a fault on the memory operation. Intel has not observed this erratum to affect any commercially available software. Workaround: None identified. Status: No fix. CLX9. Intel® PT May Drop All Packets After an Internal Buffer Overflow Problem: Due to a rare microarchitectural condition, an Intel<sup>®</sup> PT Table of Physical Addresses (ToPA) entry transition can cause an internal buffer overflow that may result in all trace packets, including the OVF (Overflow) packet, being dropped. Implication: When this erratum occurs, all trace data will be lost until either PT is disabled and re- enabled via IA32 RTIT CTL.TraceEn [bit 0] (MSR 0570H) or the processor enters and exits a C6 or deeper C state. Workaround: None identified. Status: No fix. CLX10. Non-Zero Values May Appear in ZMM Upper Bits After SSE Instructions Problem: Under complex microarchitectural conditions, a VGATHER instruction with ZMM16-31 destination register followed by an SSE instruction in the next 4 instructions, may cause the ZMM register that is aliased to the SSE destination register to have non-zero values in bits 256-511. This may happen only when ZMM0-15 bits 256-511 are all zero, and there are no other instructions that write to ZMM0-15 in between the VGATHER and the SSE instruction. Subsequent SSE instructions that write to the same register will reset the affected upper ZMM bits and XSAVE will not expose these ZMM values as long as no other AVX512 instruction writes to ZMM0-15. This erratum will not occur in software that uses VZEROUPPER between AVX instructions and SSE instructions as recommended in the SDM. Implication: Due to this erratum, an unexpected value may appear in a ZMM register aliased to an SSE destination. Software may observe this value only if the ZMM register aliased to the SSE instruction destination is used and VZEROUPPER is not used between AVX and SSE instructions. Intel has not observed this erratum with any commercially available software. Workaround: None identified. Status: No fix. CLX11. ZMM/YMM Registers May Contain Incorrect Values Problem: Under complex microarchitectural conditions values stored in ZMM and YMM registers may be incorrect. Implication: Due to this erratum, YMM and ZMM registers may contain an incorrect value. Intel has not observed this erratum with any commercially available software. Workaround: None identified. Status: No fix. CLX12. When Virtualization Exceptions are Enabled, EPT Violations May **Generate Erroneous Virtualization Exceptions** Problem: An access to a quest-physical address (GPA) may cause an EPT-violation VM exit. When the "EPT-violation #VE" VM-execution control is 1, an EPT violation may cause a #VE (virtualization exception) instead of a VM exit. Due to this erratum, an EPT violation may erroneously cause a #VE when the "suppress #VE" bit is set in the EPT paging-structure entry used to map the GPA being accessed. This erratum does not apply when the "EPT-violation #VE" VM-execution control is 0 or when delivering an event through the IDT. This erratum applies only when the GPA in CR3 is used to access the root of the guest paging-structure hierarchy (or, with PAE paging, when the GPA in a PDPTE is used to access a page directory). Implication: When using PAE paging mode, an EPT violation that should cause an VMexit in the VMM may instead cause a VE# in the guest. In other paging modes, in addition to delivery of the erroneous #VE, the #VE may itself cause an EPT violation, but this EPT violation will be correctly delivered to the VMM. Workaround: A VMM may support an interface that guest software can invoke with the VMCALL instruction when it detects an erroneous #VE. Status: Intel® PT ToPA Tables Read From Non-Cacheable Memory During an **CLX13.** Intel® Transactional Synchronization Extensions (Intel® TSX) **Transaction May Lead to Processor Hang** If an Intel $^{\circledR}$ PT ToPA table is placed in UC (Uncacheable) or Uncacheable Speculative Write Combining (USWC) memory, and a ToPA output region is filled during an Intel $^{\circledR}$ Problem: TSX transaction, the resulting ToPA table read may cause a processor hang. Placing Intel® PT ToPA tables in non-cacheable memory when Intel® TSX is in use may Implication: lead to a processor hang. Workaround: None identified, Intel® PT ToPA tables should be located in WB memory if Intel® TSX is in use. Status: No fix. Performing an XACQUIRE to an Intel® PT ToPA Table May Lead to **CLX14.** **Processor Hang** If an XACQUIRE lock is performed to the address of an Intel® PT ToPA table, and that Problem: table is later read by the CPU during the HLE (Hardware Lock Elision) transaction, the processor may hang. Accessing ToPA tables with XACQUIRE may result in a processor hang. Implication: None identified. Software should not access ToPA tables using XACQUIRE. An OS or Workaround: hypervisor may wish to ensure all application or guest writes to ToPA tables to take page faults or EPT violations. Status: No fix. PCIe\* Root Port Does Not Increment REPLAY NUM on Multiple NAKs **CLX15.** of The Same TLP Problem: PCIe\* Root Port does not increment REPLAY NUM on a replay initiated by a duplicate NAK for the same TLP (Transaction Layer Packet) and does not retain the Link. Implication: If a non-compliant Endpoint NAKs the same TLP repeatedly, the lack of forward progress can lead to (PCIe\* Completion, TOR, Internal Timer MCE) timeout. Workaround: None identified. No fix. Status: Reading Some C-state Residency MSRs May Result in Unpredictable **CLX16.** **System Behavior** conditions, Problem: microarchitectural complex **MSR** an MSR\_CORE\_C3\_RESIDENCY MSR (3FCh), MSR\_CORE\_C6\_RESIDENCY MSR (3FDh), or MSR CORE C7 RESIDENCY MSR (3FEh) may result in unpredictable system behavior. Unexpected exceptions or other unpredictable system behavior may occur. Implication: Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: No Fix. **CLX17.** Performance in an 8sg System May Be Lower Than Expected In 8sg (8-socket glueless) systems, certain workloads may generate a significant Problem: stream of accesses to remote nodes, leading to unexpected congestion in the processor's snoop responses. Implication: Due to this erratum, 8sq system performance may be lower than expected. Workaround: A BIOS code change has been identified and may be implemented as a workaround for this erratum Status: No fix. Memory May Continue to Throttle after MEMHOT# De-assertion **CLX18.** When MEMHOT# is asserted by an external agent, the CPU may continue to throttle Problem: memory after MEMHOT# de-assertion. When this erratum occurs, memory throttling occurs even after de-assertion of Implication: MEMHOT#. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: **CLX19. Unexpected Uncorrected Machine Check Errors May Be Reported** Problem: In rare micro-architectural conditions, the processor may report unexpected machine check errors. When this erratum occurs, IA32 MC0 STATUS (MSR 401H) will have the valid bit set (bit 63), the uncorrected error bit set (bit 61), a model specific error code of 03H (bits [31:16]) and an MCA error code of 05H (bits [15:0]). Implication: Due to this erratum, software may observe unexpected machine check exceptions. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: No fix. **CLX20.** Cache Quality Monitoring (CQM) Counters May Decrement an Additional Time From During a FwdCode Flow Problem: It is possible during a FwdCode flow that the COM counter may be decremented an additional time. This scenario would not result in a less than 0 counter. Implication: Due to this erratum, CQM counters may be lower than expected.\ Workaround: None identified. No fix. Status: **MBM Counters May Double Count CLX21.** The MBM counters (accessible via the IA32\_QM\_EVTSEL / IA32\_QM\_CTR MSR pair) Problem: may double count when NT (Non-Temporal) writes are used or in remote socket cases. The performance counters in the IMC (integrated memory controller) are not affected and can report the read and write memory bandwidths. For workloads utilizing NT operations the MBM accuracy may be reduced, which can Implication: affect performance monitoring or bandwidth-aware scheduling software. None identified. This erratum can be mitigated by using the IMC performance Workaround: monitoring counters or per-core performance monitoring counters to derive a read/ write ratio or per-core statistics that can be used to adjust the MBM counters. Status: **CLX22. MBA May Incorrectly Throttle All Threads** Problem: When one logical processor is disabled, the MBA feature may select an incorrect MBA throttling value to apply to the core. A disabled logical processor may behave as though the Class of Service (CLOS) field in its associated IA32\_PQR\_ASSOC MSR (0xC8F) is set to zero (appearing to be set to CLOS[0]). When this occurs, the MBA throttling value associated with CLOS[0] may be incorrectly applied to both threads on the core. Implication: When $Intel^{\circledR}$ Hyper-Threading technology is disabled or one logical thread on the core is disabled, the disabled thread is interpreted to have CLOS=0 set in its IA32\_PQR\_ASSOC MSR by hardware, which affects the calculation for the actual throttling value applied to the core. When this erratum occurs, the MBA throttling value associated with a given core may be incorrect. Workaround: To work around this erratum, CLOS[0] should not be used if any logical cores are disabled. Alternately, software may leave all threads enabled. Status: Setting Performance Monitoring IA32\_PERF\_GLOBAL\_STATUS\_SET **CLX23.** MSR Bit 63 May Not #GP Problem: Bit 63 of IA32\_PERF\_GLOBAL\_STATUS\_SET MSR (391H) is reserved. Due to this erratum, setting the bit will not result in General Protection Fault (#GP). Software that attempts to set bit 63 of IA32 PERF GLOBAL STATUS SET MSR does Implication: not generate #GP. There are no other system implications to this behavior. Workaround: None identified. No fix. Status: **CLX24.** Branch Instruction Address May be Incorrectly Reported on Intel<sup>®</sup> TSX Abort When Using Intel<sup>®</sup> Memory Protection Extensions (Intel<sup>®</sup> When using Intel® MPX, an Intel® TSX transaction abort will occur in case of legacy Problem: branch (that causes bounds registers INIT) when at least one Intel® MPX, bounds register was in a NON-INIT state. On such an abort, the branch Instruction address should be reported in the FROM\_IP field in the Last Branch Records (LBR), Branch Trace Store (BTS) and Branch Trace Message (BTM) as well as in the Flow Update Packets (FUP) source IP address for Processor Trace (PT). Due to this erratum, the FROM\_IP field in LBR/BTS/BTM, as well as the Flow Update Packets (FUP) source IP address that correspond to the TSX abort, may point to the preceding instruction. Implication: Software that relies on the accuracy of the FROM IP field / FUP source IP address and uses TSX may operate incorrectly when MPX is used. Workaround: None identified. Status: No fix. x87 FDP Value May be Saved Incorrectly **CLX25.** Execution of the FSAVE, FNSAVE, FSTENV, or FNSTENV instructions in real-address Problem: mode or virtual-8086 mode may save an incorrect value for the x87 FDP (FPU data pointer). This erratum does not apply if the last non-control x87 instruction had an unmasked exception. Software operating in real-address mode or virtual-8086 mode that depends on the Implication: FDP value for non-control x87 instructions without unmasked exceptions may not operate properly. Intel has not observed this erratum in any commercially available software. Workaround: None identified. Software should use the FDP value saved by the listed instructions only when the most recent non-control x87 instruction incurred an unmasked exception. Status: Intel® PT Trace May Drop Second Byte of CYC Packet **CLX26.** Due to a rare microarchitectural condition, the second byte of a 2-byte CYC (Cycle Problem: Count) packet may be dropped without an Overflow (OVF) packet. A trace decoder may signal a decode error due to the lost trace byte. Implication: Workaround: None identified. A mitigation is available for this erratum. If a decoder encounters a multi-byte CYC packet where the second byte has bit 0 (Ext) set to 1, it should assume that 4095 cycles have passed since the prior CYC packet, and it should ignore the first byte of the CYC and treat the second byte as the start of a new packet. Status: No fix. **CLX27.** Intel® Speed Select Base Configuration P1 Frequency May Not be Selectable Problem: To configure Intel® Speed Select (ISS), BIOS may program FLEX\_RATIO MSR to select the target ratio for ISS Configuration 1 or Configuration 2. Programming FLEX\_RATIO[15:8] for ISS precludes the ability to retrieve the Base Configuration frequency information. If ISS Configuration 1 or Configuration 2 is selected, BIOS will not be able to discover Implication: the base frequency P1 for Base Configuration from the processor. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: No fix. **CLX28. IMC Patrol Scrubbing Engine May Hang** Problem: Under rare microarchitectural conditions, the processor's Integrated Memory Controller (IMC) Patrol Scrubbing Engine may hang. When this erratum occurs, IMC Patrol Scrubbing will cease. Intel has only observed this Implication: erratum in a synthetic test environment when testing with high rates of ECC errors. Workaround: None identified. Status: No fix. Memory Bandwidth Monitoring (MBM) Counters May Report System CLX29. **Memory Bandwidth Incorrectly** Memory Bandwidth Monitoring (MBM) counters track metrics according to the assigned Problem: Resource Monitor ID (RMID) for that logical core. The IA32\_QM\_CTR register (MSR 0xC8E), used to report these metrics, may report incorrect system bandwidth for certain RMID values. Due to this erratum, system memory bandwidth may not match what is reported. Implication: Workaround: It is possible for software to contain code changes to work around this erratum. Please see the white paper titled Intel<sup>®</sup> Resource Director Technology (Intel<sup>®</sup> RDT) Reference Manual found at https://software.intel.com/en-us/intel-resource-director-technology- rdt-reference-manual for more information. Status: **CLX30.** A Pending Fixed Interrupt May Be Dispatched Before an Interrupt of **The Same Priority Completes** Resuming from C6 Sleep-State, with Fixed Interrupts of the same priority queued (in Problem: the corresponding bits of the IRR and ISR APIC registers), the processor may dispatch the second interrupt (from the IRR bit) before the first interrupt has completed and written to the EOI register, causing the first interrupt to never complete. Implication: Due to this erratum, Software may behave unexpectedly when an earlier call to an Interrupt Handler routine is overridden with another call (to the same Interrupt Handler) instead of completing its execution. Workaround: None identified. Status: No fix. **CLX31.** Voltage/Frequency Curve Transitions May Result in Machine Check **Errors or Unpredictable System Behavior** complex microarchitecture conditions, during voltage/frequency curve Problem: transitions, 3-strike machine check errors or other unpredictable system behavior may occur due to an issue in the FIVR logic. Implication: When this erratum occurs, the system may cause a 3 strike machine check error or other unpredictable system behavior. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: No fix. CLX32. Processor May Behave Unpredictably on Complex Sequence of Conditions Which Involve Branches That Cross 64 Byte Boundaries Problem: Under complex micro-architectural conditions involving branch instructions bytes that span multiple 64 byte boundaries (cross cache line), unpredictable system behavior may occur. Implication: When this erratum occurs, the system may behave unpredictably. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: No fix. CLX33. STIBP May Not Function as Intended Problem: The Single Thread Indirect Branch Predictors bit (IA32\_SPEC\_CTL[STIBP] (MSR 48H, bit 1)) prevents the predicted targets of indirect branches on any logical processor of that core from being controlled by software that executes (or executed previously) on another logical processor of the same core. Under specific microarchitectural conditions one logical processor may be able to control the predicted targets of indirect branches on the other logical processor even when one of the logical processors has set the STIBP bit. Implication: Software relying on STIBP to mitigate against cross-thread speculative branch target injection may allow an attacker running on one logical processor to induce another logical processor on the same core to speculatively execute a disclosure gadget that could reveal confidential data through a side-channel method called Branch Target Injection. This erratum does not affect processors with Hyper-Threading disabled or enabling the cross thread protections of Indirect Branch Restricted Speculation bit (IA32\_SPEC\_CTL[IBRS] (MSR 48H, bit 0)). Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: No fix. CLX34. Intel® Ultra Path Interconnect (Intel® UPI), DMI and PCIe\* **Interfaces May See Elevated Bit Error Rates** Problem: The Intel® UPI, Direct Media Interface (DMI) or Peripheral Component Interconnect Express (PCIe) interfaces may be subject to a high bit error rate. Implication: Due to this erratum, an elevated rate of packet CRC errors may be observed on these interfaces which may lead to a Machine Check Error and/or may hang the system. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: No fix. CLX35. Unexpected Page Faults in Guest Virtualization Environment Problem: Under complex micro-architectural conditions, a virtualized guest could observe unpredictable system behavior. Implication: When this erratum occurs, systems operating in a virtualization environment may exhibit unexpected page faults (double faults) leading to guest OS shutdown. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: No fix. CLX36. Instruction Fetch May Cause Machine Check if Page Size Was Changed Without Invalidation Problem: This erratum may cause a machine-check error (IA32 MCi STATUS.MCACOD=005H with IA32\_MCi\_STATUS.MSCOD=00FH or IA32\_MCi\_STATUS.MCACOD=0150H with IA32\_MCi\_STATUS.MSCOD=00FH) on the fetch of an instruction. It applies only if (1) instruction bytes are fetched from a linear address translated using a 4-Kbyte page and cached in the processor; (2) the paging structures are later modified so that these bytes are translated using a large page (2-Mbyte, 4-Mbyte or 1-GByte) with a different physical address (PA), memory type (PWT, PCD and PAT bits), or User/Supervisor (U/S) bit; and (3) the same instruction is fetched after the paging structure modification but before software invalidates any TLB entries for the linear region. Implication: Due to this erratum an unexpected machine check with error code 0150H with MSCOD 00FH may occur, possibly resulting in a shutdown. This erratum could also lead to unexpected correctable machine check (IA32\_MCi\_STATUS.UC=0) with error code 005H with MSCOD 00FH. Workaround: Software should not write to a paging-structure entry in a way that would change the page size and either the physical address, memory type or User/Supervisor bit. It can instead use one of the following algorithms: first clear the P flag in the relevant paging-structure entry (for example, PDE); then invalidate any translations for the affected linear addresses; and then modify the relevant paging-structure entry to set the P flag and establish the new page size. An alternative algorithm: first change the physical page attributes (combination of physical address, memory type and User/Supervisor bit) in all 4K pages in the affected linear addresses; then invalidate any translations for the affected linear addresses; and then modify the relevant paging-structure entry to establish the new page size. Status: No fix. CLX37. Memory Controller May Hang While in Virtual Lockstep Problem: Under complex microarchitectural conditions, a memory controller that is in Virtual Lockstep (VLS) may hang on a partial write transaction. Implication: The memory controller hangs with a mesh-to-mem timeout Machine Check Exception (MSCOD=20h, MCACOD=400h). The memory controller hang may lead to other machine check timeouts that can lead to an unexpected system shutdown. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: No fix. CLX38. MD\_CLEAR Operations May Not Properly Overwrite All Buffers Problem: On processors that enumerate the IA32\_ARCH\_CAPABILITIES.TSX\_CTRL MSR bit and are affected by TAA (TSX Asynchronous Abort), the VERW mem instruction should overwrite affected buffers with constant data. On processors also affected by this erratum, VERW may not overwrite upper store buffer data at byte offsets 32-63 of each entry, and may not overwrite upper load port data at byte offsets 32-63 of each port. This behavior may also occur on other MD\_CLEAR operations which overwrite microarchitectural structures: specifically the L1D FLUSH command, and RSM. Implication: Software using MD\_CLEAR operations to prevent TAA side channel methods from revealing previous accessed data may not prevent those side channel methods from inferring the value of the upper bytes of preceding vector loads or stores. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: No fix. **CLX39.** ITD Algorithm May Not Select Correct Operating Voltage Problem: Implementation of Inverse Temperature Dependency (ITD) compensation may exhibit incorrect voltage compensation under specific voltage and temperature conditions. Implication: Due to this erratum, unpredictable system behavior may occur. This erratum has only been observed in a synthetic testing environment at Intel. Intel has not observed this erratum in any commercially available system. Workaround: It is possible for the BIOS to contain a workaround for this erratum. Status: No fix. CLX40. Direct Branches With Partial Address Aliasing May Lead to **Unpredictable System Behavior** Problem: Under complex micro-architectural conditions involving direct branch instructions with partial address aliasing, unpredictable system behavior may occur. Intel has only seen this under synthetic testing conditions. Intel has not observed this under any commercially available software. Implication: When this erratum occurs, unpredictable system behavior may occur. Workaround: None identified. Status: No fix. **CLX41.** Runtime Patch Load Enables Processor Capabilities That May Cause **Performance Degradation** Problem: When loading certain microcode updates, some processor capabilities may be inadvertently enabled as part of the patch load procedure. Enabling these capabilities may cause a performance degradation on certain workloads. Implication: When this erratum occurs, the process may exhibit unexpected performance degradation. There are no functional implications to this erratum. Workaround: It is possible for BIOS to contain a workaround for this erratum Status: No Fix. CLX42. Performance Monitoring General Counter 2 May Have Invalid Value Written When Intel® TSX Is Enabled Problem: When Transactional Synchronization Extensions (TSX) is enabled, and there are certains specific type of aborts overlapping with access or manipulation of the IA32\_PMC2 general-purpose performance counter (Offset: C3h ) it may return invalid value. Implication: Software may read invalid value from IA32\_PMC2. Workaround: None identified. Status: No Fix. CLX43. Intel® QuickData Technology Engine May Hang With Any DMA Error if **Completion Status is Improperly Set** Problem: If the Intel<sup>®</sup> QuickData Technology Engine Error Completion Enable register(CHANCTRL.ERR\_CMP\_EN; CB\_BAR Offset 80h; bit 2) is set, but the DMA descriptor's Generate completion status update is not enabled, the Intel® QuickData Technology engine may hang on any DMA error. Implication: When DMA error occurs, software using the Intel® QuickData Technology Engine may not behave as expected. Workaround: Always enable the Generate completion status update in the DMA descriptor when setting CHANCTRL.ERR\_CMP\_EN. Status: No Fix. **CLX44.** Overflow Flag in MSR May be Incorrectly Set Problem: Under internal processor conditions, a single internal parity error seen in IA32\_MC0\_STATUS MSR (401h) with MCACOD (bits 15:0) value of 5h and MSCOD (bits31:16) value of 7h, may set the overflow flag (bit 62) in the same MSR Implication: Due to this erratum, the IA32 MC0 STATUS overflow flag may be set after a single parity error. Intel has not observed this erratum with any commercially available software. Workaround: None identified. Status: No Fix CLX45. A Pending Fixed Interrupt May Be Dispatched Before an Interrupt of **The Same Priority Completes** Problem: Resuming from C6 Sleep-State, with Fixed Interrupts of the same priority queued the processor may dispatch the second interrupt before the first interrupt has completed and written to the EOI register, causing the first interrupt to never complete. Due to this erratum, Software may behave unexpectedly. Implication: Workaround: None identified Status: No Fix. **CLX46.** A Fixed Interrupt May Be Lost When a Core Exits C6 Under complex micro-architectural conditions, when performance throttling happens Problem: during a core C6 exit, a fixed Interrupt may be lost. Due to this erratum, a fixed interrupt may be lost when internal throttling happens during a core C6 exit. Intel has only observed this erratum in synthetic test conditions. Implication: Workaround: It is possible for the BIOS to contain a workaround for this erratum No Fix Status: # **Specification Changes** There are no Specification Changes in this Specification Update revision. # **Specification Clarifications** There are no Specification Clarifications in this Specification Update revision. # **Documentation Changes** There are no Documentation Changes in this Specification Update revision. §